SlideShare una empresa de Scribd logo
1 de 5
Descargar para leer sin conexión
IOSR Journal of Electrical and Electronics Engineering (IOSR-JEEE)
e-ISSN: 2278-1676,p-ISSN: 2320-3331, Volume 10, Issue 1 Ver. I (Jan – Feb. 2015), PP 18-22
www.iosrjournals.org
DOI: 10.9790/1676-10111822 www.iosrjournals.org 18 | Page
A Novel Field Effect Diode (Fed) Structure For Improvement Of
Ion/Ioff Ratio Parameter In The Nanometer Regime
Mahdi Vadizadeh1
, Ghafar Darvish1
and Morteza Fathipour2
1
Department of Electrical Engineering, Sciences and Research Branch, Islamic Azad University,
Tehran 1477893855, Iran.
2
School of Electrical and Computer Engineering, University of Tehran, Tehran, Iran
Abstract: Field Effect Diode (FED)s are interesting devices in providing the higher ON-state current and
lower OFF-state current in comparison with SOI-MOSFET structures with similar dimensions. For channel
length shorter than 75nm, Short Channel Effects (SCEs) deteriorates the FEDs electrical characteristics. The
impact of band-to-band tunneling (BTBT) on the OFF-state current of the Side contacted FED (S-FED) has
been investigated in this paper. Simulation results show that for the 65nm channel length, the BTBT increases
the OFF-state current of the S-FED device noticeably. For the first time in this paper, we introduce a novel
FED structure in which the oxide layer in the channel has been used. This is the so-called Silicon On Raised
Insulator FED (SORI-FED). The oxide layer suppresses the electron tunneling path from the valence band into
the conduction band at the device channel depth. Hence, OFF-state characteristic of the SORI-FED device
improves. For 65nm channel length, the simulation results show that the SORI-FED OFF-state current is eight
orders of magnitude lower than OFF-state current in M-FED. Furthermore, the SORI-FED provides 35%
reduction in gate delay in comparison with M-FED.
Keywords: Band-To-Band-Tunneling (BTBT), Field Effect Diode (FED), Modified FED (M-FED), Side
contacted FED (S-FED), Silicon On Raied Insultor FED (SORI-FED)
I. Introduction
As the technology progresses, Metal Oxide Semiconductor Feld Effect Transistor (MOSFET) device
dimensions are aggressively scaled down to the nanometer regime. The aims of this scaling include achieving
lower power consumption, higher speed and higher chip density. However, reduction of the channel length
results in the leakage current increment and limits the scaling of the devices [1-4]. Several approaches have been
used to reduce the OFF-state current in MOSFET devices [5-10]. Furthermore, to overcome the channel length
scaling limitations, new device structures are required as an alternative structure to conventional MOSFET. One
of these devices is the Field Effect Diode which its fabrication procedure is compatible with Complementary
Metal Oxide Semiconductor (CMOS) processing [11-13]. The FED is a pin diode in which the potential in the
intrinsic region is controlled by two gates over the channel. It provides ON-state current (ION) which is twice
greater than that of corresponding SOI-MOSFET structure for channel length greater than 200nm and results in
a decreased gate delay [12, 13]. However, the regular FED provides high OFF-state current for the channel
length shorter than 75nm and the device could not be turned off [11-13]. To overcome this shortcoming Raissi
et.al suggested a new structure, namely Modified FED (M-FED) [12-15]. In this structure, p+
and n+
reservoirs
in the source and the drain in off mode causes hole injection to the sub-gate close to t source and electron
injection to sub-gate close to the drain respectively. So an n+
pnp+
structure will develop and the device will turn
off. Manavizadeh et.al proposed another new structure, namely Side contacted FED (S-FED), which its
fabrication process is simple in comparison with an M-FED [14, 15]. The S-FED operational principle is similar
to the M-FED operational principle.
Although many researchers have studied the physical modeling of S-FED and M-FED devices [12-15],
to the great extent, however, the effect of Band-To-Band Tunneling (BTBT) on their electrical characteristics
has not yet been considered. For the first time in this paper, the S-FED device by taking BTBT into account has
been simulated. Our numerical simulations show that the BTBT model affects the OFF-state characteristic of the
S-FED device. Use of an oxide step in the channel has been proposed to suppress the electron tunneling from
the valence band into the conduction band at the device channel depth. The proposed structure called Silicon On
Raised Insulator FED (SORI-FED). Two figures of merit are compared to S-FED and SORI-FED for 65nm
channel lengths. These figures of merit are gate delay time and the ION/IOFF ratio parameters.
This paper is organized as follows: in Section 2 the structure and parameters employed for simulations
are described. Section 3, explains the impact of the tunneling phenomena on the S-FED electrical
characteristics. The new FED structure is presented in Section 4. Finally, we conclude this paper in Section 5.
A Novel Field Effect Diode (FED) Structure for Improvement of ION/IOFF Ratio Parameter…
DOI: 10.9790/1676-10111822 www.iosrjournals.org 19 | Page
II. The Device Structure and Simulation Method
The FED operation can be explained in terms of a pin diode in which the potential in the intrinsic
region is controlled by two gates over the channel. The regular FED structure is shown in Fig.1 (a) with 30nm
Gate1 length (Lg1), 30nm Gate2 length (Lg2) and 5nm spacing between two gates. The gate oxide thickness and
device width are 2nm and 1µm, respectively. The source, the drain and the channel doping are equal to
1×1021
cm-3
, 1×1014
cm-3
, 1×1021
cm-3
, respectively. These values and other structural parameters are consistent
with [11, 12]. The simulations are carried out by a commercial tool. In order to take the high doping
concentration into account in the source and drain regions, Slotboom Band Gap Narrowing model is included.
The Shockley-Read-Hall (SRH) model and Band-TO-Band-Tunneling (BTBT) model have been considered for
estimation of the leakage currents [16, 17]. A Mobility Model which accounts for lattice scattering, impurity
scattering and carrier-carrier scattering is employed. High electric field velocity saturation is also taken into
account.
Fig. 1. (a) Regular FED, (b) S-FED and (c) SORI-FED.
III. Theoretical Background
The Fig.2 demonstrates the I-V characteristics of the regular FED device for the 65nm channel length
(Lg1 + Lg2 + spacing between two gates). As seen, the regular FED device cannot be turned off. In fact,
applying bias to Gate1 and Gate2 cannot modulate the barrier height at source/channel interface and
drain/channel interface, respectively. Hence electron injection from the source into the channel, under Gate1,
and hole injection from the drain into the channel, under Gate2, is increased. Therefore the channel converts into
an intrinsic region and the device operates as a forward bias pin diode. Hence the device does not turn off. This
problem has been addressed earlier by [12, 13] for channel length less than 75nm. To alleviate this problem the
S-FED structure was suggested in [14]. In the S-FED structure in the off mode, p+
and n+
reservoirs in the source
and the drain regions causes hole injection into the channel, under Gate1, and electron injection into the channel,
under Gate2, respectively. So an n+
pnp+
structure forms and the device turns off. In this section, we investigate
the impact of BTBT phenomena on the electrical characteristics of the S-FED device in the nanometer regime.
The S-FED device simulation in this section has a 65nm channel length and other structural parameters are
consistent with [14].
Fig. 2. ID-VDS characteristic of the regular FED device shown in Fig. 1(a) for 65nm channel length.
3.1. BTBT effect
The Simulation results show that BTBT model affects the OFF-state current of the S-FED device. To
model the BTBT, we have used the field depended Kanes model [16, 17]. Figure 3(a) shows the I-V
characteristic of 65nm channel length S-FED in the OFF-state. The OFF-state current simulated by taking
BTBT into account is several orders higher compared with the OFF-state current when the BTBT is absent.
A Novel Field Effect Diode (FED) Structure for Improvement of ION/IOFF Ratio Parameter…
DOI: 10.9790/1676-10111822 www.iosrjournals.org 20 | Page
Figure 3(b) shows the electron-hole pairs generation rate by taking BTBT into account in the M-FED device.
Figure 4(a) shows that there exists a band bending in the distance between two gates close to the device surface.
Furthermore, the band diagram at distances greater than 25nm from the surface is different than that close to the
device surface [Fig.4 (b)]. These band diagrams in the lateral direction of the device are very similar to the band
diagram in a Zener diode. Band overlap between the valence band and the conduction band, at close to the
surface and distances greater than 25nm from the surface, causes significant BTBT of electrons from the valence
band into the conduction band in the lateral direction. Additional electron hole pairs generated with BTBT are
contributed to the OFF-state current, thus, OFF-state current is increased.
IV. Results And Discussions
4.1. Silicon On Raised Insulator FED (SORI-FED) structure
We now intend to provide a novel nanoscale FED structure, namely SORI-FED for 65nm channel
length in this section. The proposed structure has been shown in Fig. 1(c). The difference between this structure
and the regular FED is the existence of a SiO2 physical barrier in the channel. Other device structural
parameters are similar to those given for the device in Fig. 1(a). Oxide geometry in the channel can be optimized
such that the SORI-FED provides higher ION/IOFF ration in comparison with that of the S-FED. Simulation
results show that oxide optimal height and oxide optimal width for 65nm channel length are 45nm and 35nm,
respectively. Simulation results show that the oxide layer in the channel helps Gate1 and Gate2 to better control
the barrier heights at the source/channel interface and drain/channel interface, respectively. Hence the SORI-
FED device can be turned off for 65nm channel length.
(a)
(b)
Fig. 3. (a) ID–VDS with BTBT model, (b) Two-dimensional contour for band-to-band generation rate across
the S-FED device when the BTBT model is included for 65nm channel length.
(a) (b)
Fig. 4. Band diagram in lateral direction across the S-FED device at a distance of (a) 1 nm from the
surface and (b) 27 nm from the surface.
4.2. Comparison between SORI-FED and S-FED
Fig. 5 compares the I-V characteristics of S-FED and SORI-FED device in the OFF-state by taking
BTBT into account. As shown in the Fig. 5, OFF-state current of SORI-FED is eight orders of magnitude less
than that of the S-FED. In fact, oxide layer in the channel results in the BTBT at the device depth eliminates.
A Novel Field Effect Diode (FED) Structure for Improvement of ION/IOFF Ratio Parameter…
DOI: 10.9790/1676-10111822 www.iosrjournals.org 21 | Page
Furthermore, SiO2 barrier in the channel results in the large gates induced potential in the channel. Therefore,
OFF-state current of SORI-FED, as compared with S-FED, is reduced. Table I compares the ION, IOFF, ION/IOFF
ratio and gate delay parameters for SORI-FED and S-FED devices. The gate delay time of a transistor is defined
in [18]. As seen in the Table I, the ION/IOFF ratio of the SORI-FED is eight orders of magnitude greater than the
ION/IOFF ratio of the S-FED. This is attributed to that OFF-state current of SORI-FED device is less than OFF-
state current of S-FED device, noticeably. Furthermore, SORI-FED provides less gate delay in comparison with
S-FED. This is attributed to the fact that ON-state current of SORI-FED is more than ON-state current of S-
FED.
Table1. Simulation results for 65nm channel length S-FED and SORI-FED devices.
ION(mA) IOFF(mA) ION/IOFF Gate delay(PSec)
SORI-FED 5mA 3.8E10-11
1.31E1011
0.11
S-FED 3.5mA 2.23E10-3
1.57E103
0.17
Fig. 5. ID-VDS characteristic by taking BTBT into account for 65nm channel length in the off mode.
V. Conclusion
For the channel lengths less than 75nm, regular FED does not turn off. To alleviate this problem S-FED
device was suggested in [14]. It appears that in S-FED device physics has been reported in [14, 15] no BTBT
has been taken into account. Simulation results in this paper show that the band diagram of the S-FED device
for distances of greater than 25nm is similar to the band diagram of the Ziner diode. Hence electron tunneling
from the valence band into the conduction band is formed. As a result, additional electron hole pairs are
generated and contribute to the OFF-state current. Therefore, BTBT increases the OFF-state current of the S-
FED device. Use of an oxide barrier in the channel has been proposed to suppress the BTBT in the device depth.
Furthermore, the oxide barrier in the channel helps to apply biases to Gate1 and Gate2 raises the channel
potential in SORI-FED. Hence Gate1 and Gate2 exert better control on the barrier at the source/channel or
drain/channel interface and barrier height reduction is negligible in the off mode. Proposed structure provides
less OFF-state current in comparison to the S-FED device. Our studies show that for 65nm channel length,
ION/IOFF ratio in SORI-FED device is three orders of magnitude greater than ION/IOFF ratio in the S-FED device.
More ON-state current in SORI-FED than S-FED leads to less delay of SORI-FED than S-FED. Low leakage
current in SORI-FED structure reduces the device power consumption considerably.
References
[1]. Y. Bo et al., IEEE. Trans. Elec. Dev. 55 (11), 2008, 2846.
[2]. P. P. Sung and S. Rajan, IEEE. Trans. Elec. Dev. 58(3), 2011, 866.
[3]. G. Joshi and A. Choudhary, Int. J. Nanosci. 10(01n02), 2011, 275.
[4]. Kranti, T. M. Chung and J.-P. Raskin, Int. J. Nanosci. 4(05n06), 2005, 1021.
[5]. S. A. Loan, S. Qureshi and S. S. K. Iyer, IEEE. Trans. Elec. Dev. Lett. 57(3), 2010, 671.
[6]. K. J. Kuhn, IEEE. Trans. Elec. Dev. Lett. 59(7), 2012, 1813.
[7]. Y. Ran et al., IEEE. Trans. Elec. Dev. 57(6), 2010, 1319.
[8]. D. Havaldar, A. Dasgupta and N. Dasgupta, Int. J. Nanosci. 5(04n05), 2006, 541.
[9]. R. Hosseini, M. Fathipour and R. Faez, J. Mod. Phys. Lett. B 26(12), 2012, 1250076.
[10]. M. Tahermaram, M. Vadizadeh and M. Fathipour, in Ultimate Integration of Silicon. ULIS 2009. 10th Int. Conf. Aachen, 2009,
305.
[11]. F. Raissi, IEEE. Trans. Elec. Dev. Lett. 43(2), 1996, 362.
[12]. Sheikhian and F. Raissi, IEEE. Trans. Elec. Dev. 54(3), 2007, 613.
[13]. R. Ghatebi and F. Raissi, Semicond. Sci. Technol. 26(4), 2011, 045014.
[14]. N. Manavizadeh et al., IEEE. Trans. Elec. Dev. 58(8), 2011, 2378.
[15]. N. Manavizadeh et al., Semicond. Sci. Technol. 27(4), 2012, 045011.
A Novel Field Effect Diode (FED) Structure for Improvement of ION/IOFF Ratio Parameter…
DOI: 10.9790/1676-10111822 www.iosrjournals.org 22 | Page
[16]. J. Liou, Solid State Electron. 33(7), 1990, 971.
[17]. E. O. Kane, J. Phys. Chem. Solids 12(2), 1959, 181.
[18]. R. Chau et al., IEEE. Trans. Nanotech. 4(2), 2005, 153.

Más contenido relacionado

La actualidad más candente

Structural and Electrical Analysis of Various MOSFET Designs
Structural and Electrical Analysis of Various MOSFET DesignsStructural and Electrical Analysis of Various MOSFET Designs
Structural and Electrical Analysis of Various MOSFET DesignsIJERA Editor
 
Fiber optic basics
Fiber optic basicsFiber optic basics
Fiber optic basicsBala V
 
CMOS_MEMS_Filter_Mixer
CMOS_MEMS_Filter_MixerCMOS_MEMS_Filter_Mixer
CMOS_MEMS_Filter_MixerTianhao Li
 
OFC Trenching
OFC TrenchingOFC Trenching
OFC TrenchingBala V
 
Received Power performance in downlink architecture of Radio-over-Fiber Trans...
Received Power performance in downlink architecture of Radio-over-Fiber Trans...Received Power performance in downlink architecture of Radio-over-Fiber Trans...
Received Power performance in downlink architecture of Radio-over-Fiber Trans...IOSR Journals
 
IRJET - Performance Comparision of 5G – 28Ghz Signal Transmission Over FS...
IRJET -  	  Performance Comparision of 5G – 28Ghz Signal Transmission Over FS...IRJET -  	  Performance Comparision of 5G – 28Ghz Signal Transmission Over FS...
IRJET - Performance Comparision of 5G – 28Ghz Signal Transmission Over FS...IRJET Journal
 
Impact of twisting rate in 10 pairs of unshielded twisted-pair copper cables ...
Impact of twisting rate in 10 pairs of unshielded twisted-pair copper cables ...Impact of twisting rate in 10 pairs of unshielded twisted-pair copper cables ...
Impact of twisting rate in 10 pairs of unshielded twisted-pair copper cables ...journalBEEI
 
High performance domino full adder design under different body biased technology
High performance domino full adder design under different body biased technologyHigh performance domino full adder design under different body biased technology
High performance domino full adder design under different body biased technologyIAEME Publication
 
Roxtec Cable Transit - Substation Cable Termination Design
Roxtec Cable Transit - Substation Cable Termination DesignRoxtec Cable Transit - Substation Cable Termination Design
Roxtec Cable Transit - Substation Cable Termination DesignThorne & Derrick International
 
Roxtec Cable Transits - Substation Cable Termination Design
Roxtec Cable Transits - Substation Cable Termination DesignRoxtec Cable Transits - Substation Cable Termination Design
Roxtec Cable Transits - Substation Cable Termination DesignThorne & Derrick International
 
Simulation and detection of transients on a 150kV HV Cable-paper
Simulation and detection of transients on a 150kV HV Cable-paperSimulation and detection of transients on a 150kV HV Cable-paper
Simulation and detection of transients on a 150kV HV Cable-paperThomas Mathew
 
Performance comparison of coded and uncoded ieee 802.16 d systems under stanf...
Performance comparison of coded and uncoded ieee 802.16 d systems under stanf...Performance comparison of coded and uncoded ieee 802.16 d systems under stanf...
Performance comparison of coded and uncoded ieee 802.16 d systems under stanf...IJCNCJournal
 
Performance Analysis of Bus Topology in Fiber Optic Communication
Performance Analysis of Bus Topology in Fiber Optic CommunicationPerformance Analysis of Bus Topology in Fiber Optic Communication
Performance Analysis of Bus Topology in Fiber Optic Communicationijceronline
 
Circularly polarized antenna array based on hybrid couplers for 5G devices
Circularly polarized antenna array based on hybrid couplers for 5G devicesCircularly polarized antenna array based on hybrid couplers for 5G devices
Circularly polarized antenna array based on hybrid couplers for 5G devicesjournalBEEI
 
MOS and BiCMOS Circuit design Process
MOS and BiCMOS Circuit design ProcessMOS and BiCMOS Circuit design Process
MOS and BiCMOS Circuit design ProcessDr.YNM
 
Stick Diagram and Lambda Based Design Rules
Stick Diagram and Lambda Based Design RulesStick Diagram and Lambda Based Design Rules
Stick Diagram and Lambda Based Design RulesTahsin Al Mahi
 
IRJET-Design of Capacitor Less LDO Regulator by using Cascode Compensation Te...
IRJET-Design of Capacitor Less LDO Regulator by using Cascode Compensation Te...IRJET-Design of Capacitor Less LDO Regulator by using Cascode Compensation Te...
IRJET-Design of Capacitor Less LDO Regulator by using Cascode Compensation Te...IRJET Journal
 

La actualidad más candente (20)

Structural and Electrical Analysis of Various MOSFET Designs
Structural and Electrical Analysis of Various MOSFET DesignsStructural and Electrical Analysis of Various MOSFET Designs
Structural and Electrical Analysis of Various MOSFET Designs
 
Fiber optic basics
Fiber optic basicsFiber optic basics
Fiber optic basics
 
CMOS_MEMS_Filter_Mixer
CMOS_MEMS_Filter_MixerCMOS_MEMS_Filter_Mixer
CMOS_MEMS_Filter_Mixer
 
OFC Trenching
OFC TrenchingOFC Trenching
OFC Trenching
 
Received Power performance in downlink architecture of Radio-over-Fiber Trans...
Received Power performance in downlink architecture of Radio-over-Fiber Trans...Received Power performance in downlink architecture of Radio-over-Fiber Trans...
Received Power performance in downlink architecture of Radio-over-Fiber Trans...
 
IRJET - Performance Comparision of 5G – 28Ghz Signal Transmission Over FS...
IRJET -  	  Performance Comparision of 5G – 28Ghz Signal Transmission Over FS...IRJET -  	  Performance Comparision of 5G – 28Ghz Signal Transmission Over FS...
IRJET - Performance Comparision of 5G – 28Ghz Signal Transmission Over FS...
 
C42042729
C42042729C42042729
C42042729
 
Impact of twisting rate in 10 pairs of unshielded twisted-pair copper cables ...
Impact of twisting rate in 10 pairs of unshielded twisted-pair copper cables ...Impact of twisting rate in 10 pairs of unshielded twisted-pair copper cables ...
Impact of twisting rate in 10 pairs of unshielded twisted-pair copper cables ...
 
High performance domino full adder design under different body biased technology
High performance domino full adder design under different body biased technologyHigh performance domino full adder design under different body biased technology
High performance domino full adder design under different body biased technology
 
Roxtec Cable Transit - Substation Cable Termination Design
Roxtec Cable Transit - Substation Cable Termination DesignRoxtec Cable Transit - Substation Cable Termination Design
Roxtec Cable Transit - Substation Cable Termination Design
 
Roxtec Cable Transits - Substation Cable Termination Design
Roxtec Cable Transits - Substation Cable Termination DesignRoxtec Cable Transits - Substation Cable Termination Design
Roxtec Cable Transits - Substation Cable Termination Design
 
Simulation and detection of transients on a 150kV HV Cable-paper
Simulation and detection of transients on a 150kV HV Cable-paperSimulation and detection of transients on a 150kV HV Cable-paper
Simulation and detection of transients on a 150kV HV Cable-paper
 
Performance comparison of coded and uncoded ieee 802.16 d systems under stanf...
Performance comparison of coded and uncoded ieee 802.16 d systems under stanf...Performance comparison of coded and uncoded ieee 802.16 d systems under stanf...
Performance comparison of coded and uncoded ieee 802.16 d systems under stanf...
 
Performance Analysis of Bus Topology in Fiber Optic Communication
Performance Analysis of Bus Topology in Fiber Optic CommunicationPerformance Analysis of Bus Topology in Fiber Optic Communication
Performance Analysis of Bus Topology in Fiber Optic Communication
 
Circularly polarized antenna array based on hybrid couplers for 5G devices
Circularly polarized antenna array based on hybrid couplers for 5G devicesCircularly polarized antenna array based on hybrid couplers for 5G devices
Circularly polarized antenna array based on hybrid couplers for 5G devices
 
MOS and BiCMOS Circuit design Process
MOS and BiCMOS Circuit design ProcessMOS and BiCMOS Circuit design Process
MOS and BiCMOS Circuit design Process
 
Ijcnc050211
Ijcnc050211Ijcnc050211
Ijcnc050211
 
Stick Diagram and Lambda Based Design Rules
Stick Diagram and Lambda Based Design RulesStick Diagram and Lambda Based Design Rules
Stick Diagram and Lambda Based Design Rules
 
Railway ofc training
Railway ofc trainingRailway ofc training
Railway ofc training
 
IRJET-Design of Capacitor Less LDO Regulator by using Cascode Compensation Te...
IRJET-Design of Capacitor Less LDO Regulator by using Cascode Compensation Te...IRJET-Design of Capacitor Less LDO Regulator by using Cascode Compensation Te...
IRJET-Design of Capacitor Less LDO Regulator by using Cascode Compensation Te...
 

Destacado (20)

G017534144
G017534144G017534144
G017534144
 
O1303048890
O1303048890O1303048890
O1303048890
 
I010415255
I010415255I010415255
I010415255
 
I011125160
I011125160I011125160
I011125160
 
V01226139142
V01226139142V01226139142
V01226139142
 
S01231117120
S01231117120S01231117120
S01231117120
 
EDGE Detection Filter for Gray Image and Observing Performances
EDGE Detection Filter for Gray Image and Observing PerformancesEDGE Detection Filter for Gray Image and Observing Performances
EDGE Detection Filter for Gray Image and Observing Performances
 
J017417781
J017417781J017417781
J017417781
 
Performance Evaluation of the Bingo Electronic Voting Protocol
Performance Evaluation of the Bingo Electronic Voting ProtocolPerformance Evaluation of the Bingo Electronic Voting Protocol
Performance Evaluation of the Bingo Electronic Voting Protocol
 
N1802029295
N1802029295N1802029295
N1802029295
 
B017640811
B017640811B017640811
B017640811
 
C010621622
C010621622C010621622
C010621622
 
F010613543
F010613543F010613543
F010613543
 
L010437380
L010437380L010437380
L010437380
 
C017421624
C017421624C017421624
C017421624
 
B017611215
B017611215B017611215
B017611215
 
D012622129
D012622129D012622129
D012622129
 
H012544751
H012544751H012544751
H012544751
 
O1302027889
O1302027889O1302027889
O1302027889
 
C010521928
C010521928C010521928
C010521928
 

Similar a A Novel Field Effect Diode (Fed) Structure For Improvement Of Ion/Ioff Ratio Parameter In The Nanometer Regime

Geometric and process design of ultra-thin junctionless double gate vertical ...
Geometric and process design of ultra-thin junctionless double gate vertical ...Geometric and process design of ultra-thin junctionless double gate vertical ...
Geometric and process design of ultra-thin junctionless double gate vertical ...IJECEIAES
 
Electrical characterization of si nanowire GAA-TFET based on dimensions downs...
Electrical characterization of si nanowire GAA-TFET based on dimensions downs...Electrical characterization of si nanowire GAA-TFET based on dimensions downs...
Electrical characterization of si nanowire GAA-TFET based on dimensions downs...IJECEIAES
 
Performance analysis of ultrathin junctionless double gate vertical MOSFETs
Performance analysis of ultrathin junctionless double gate vertical MOSFETsPerformance analysis of ultrathin junctionless double gate vertical MOSFETs
Performance analysis of ultrathin junctionless double gate vertical MOSFETsjournalBEEI
 
Operational transconductance amplifier-based comparator for high frequency a...
Operational transconductance amplifier-based comparator for  high frequency a...Operational transconductance amplifier-based comparator for  high frequency a...
Operational transconductance amplifier-based comparator for high frequency a...IJECEIAES
 
Performance analysis of fully depleted dual material
Performance analysis of fully depleted dual materialPerformance analysis of fully depleted dual material
Performance analysis of fully depleted dual materialeSAT Publishing House
 
Simulation study of single event effects sensitivity on commercial power MOSF...
Simulation study of single event effects sensitivity on commercial power MOSF...Simulation study of single event effects sensitivity on commercial power MOSF...
Simulation study of single event effects sensitivity on commercial power MOSF...journalBEEI
 
Dual Metal Gate and Conventional MOSFET at Sub nm for Analog Application
Dual Metal Gate and Conventional MOSFET at Sub nm for Analog ApplicationDual Metal Gate and Conventional MOSFET at Sub nm for Analog Application
Dual Metal Gate and Conventional MOSFET at Sub nm for Analog ApplicationVLSICS Design
 
Optoelectronics seminar: MESFET
Optoelectronics seminar: MESFETOptoelectronics seminar: MESFET
Optoelectronics seminar: MESFETMridula Sharma
 
Design of Nanoscale 3-T DRAM using FinFET
Design of Nanoscale 3-T DRAM using FinFETDesign of Nanoscale 3-T DRAM using FinFET
Design of Nanoscale 3-T DRAM using FinFETIOSR Journals
 
EDL2003_RF power silicon-on-glass VDMOSFET
EDL2003_RF power silicon-on-glass VDMOSFETEDL2003_RF power silicon-on-glass VDMOSFET
EDL2003_RF power silicon-on-glass VDMOSFETSteven Theeuwen
 
DC performance analysis of a 20nm gate length n-type Silicon GAA junctionless...
DC performance analysis of a 20nm gate length n-type Silicon GAA junctionless...DC performance analysis of a 20nm gate length n-type Silicon GAA junctionless...
DC performance analysis of a 20nm gate length n-type Silicon GAA junctionless...IJECEIAES
 
ULTRA HIGH SPEED FACTORIAL DESIGN IN SUB-NANOMETER TECHNOLOGY
ULTRA HIGH SPEED FACTORIAL DESIGN IN SUB-NANOMETER TECHNOLOGYULTRA HIGH SPEED FACTORIAL DESIGN IN SUB-NANOMETER TECHNOLOGY
ULTRA HIGH SPEED FACTORIAL DESIGN IN SUB-NANOMETER TECHNOLOGYcscpconf
 
Impact of parameter variations and optimization on dg pnin tunnel fet
Impact of parameter variations and optimization on dg pnin tunnel fetImpact of parameter variations and optimization on dg pnin tunnel fet
Impact of parameter variations and optimization on dg pnin tunnel fetVLSICS Design
 
Physical Scaling Limits of FinFET Structure: A Simulation Study
Physical Scaling Limits of FinFET Structure: A Simulation StudyPhysical Scaling Limits of FinFET Structure: A Simulation Study
Physical Scaling Limits of FinFET Structure: A Simulation StudyVLSICS Design
 
Physical Scaling Limits of FinFET Structure: A Simulation Study
Physical Scaling Limits of FinFET Structure: A Simulation StudyPhysical Scaling Limits of FinFET Structure: A Simulation Study
Physical Scaling Limits of FinFET Structure: A Simulation StudyVLSICS Design
 

Similar a A Novel Field Effect Diode (Fed) Structure For Improvement Of Ion/Ioff Ratio Parameter In The Nanometer Regime (20)

Geometric and process design of ultra-thin junctionless double gate vertical ...
Geometric and process design of ultra-thin junctionless double gate vertical ...Geometric and process design of ultra-thin junctionless double gate vertical ...
Geometric and process design of ultra-thin junctionless double gate vertical ...
 
Electrical characterization of si nanowire GAA-TFET based on dimensions downs...
Electrical characterization of si nanowire GAA-TFET based on dimensions downs...Electrical characterization of si nanowire GAA-TFET based on dimensions downs...
Electrical characterization of si nanowire GAA-TFET based on dimensions downs...
 
Performance analysis of ultrathin junctionless double gate vertical MOSFETs
Performance analysis of ultrathin junctionless double gate vertical MOSFETsPerformance analysis of ultrathin junctionless double gate vertical MOSFETs
Performance analysis of ultrathin junctionless double gate vertical MOSFETs
 
Operational transconductance amplifier-based comparator for high frequency a...
Operational transconductance amplifier-based comparator for  high frequency a...Operational transconductance amplifier-based comparator for  high frequency a...
Operational transconductance amplifier-based comparator for high frequency a...
 
Performance analysis of fully depleted dual material
Performance analysis of fully depleted dual materialPerformance analysis of fully depleted dual material
Performance analysis of fully depleted dual material
 
mosfet scaling_
mosfet scaling_mosfet scaling_
mosfet scaling_
 
Simulation study of single event effects sensitivity on commercial power MOSF...
Simulation study of single event effects sensitivity on commercial power MOSF...Simulation study of single event effects sensitivity on commercial power MOSF...
Simulation study of single event effects sensitivity on commercial power MOSF...
 
Dual Metal Gate and Conventional MOSFET at Sub nm for Analog Application
Dual Metal Gate and Conventional MOSFET at Sub nm for Analog ApplicationDual Metal Gate and Conventional MOSFET at Sub nm for Analog Application
Dual Metal Gate and Conventional MOSFET at Sub nm for Analog Application
 
Optoelectronics seminar: MESFET
Optoelectronics seminar: MESFETOptoelectronics seminar: MESFET
Optoelectronics seminar: MESFET
 
Design of Nanoscale 3-T DRAM using FinFET
Design of Nanoscale 3-T DRAM using FinFETDesign of Nanoscale 3-T DRAM using FinFET
Design of Nanoscale 3-T DRAM using FinFET
 
EDL2003_RF power silicon-on-glass VDMOSFET
EDL2003_RF power silicon-on-glass VDMOSFETEDL2003_RF power silicon-on-glass VDMOSFET
EDL2003_RF power silicon-on-glass VDMOSFET
 
DC performance analysis of a 20nm gate length n-type Silicon GAA junctionless...
DC performance analysis of a 20nm gate length n-type Silicon GAA junctionless...DC performance analysis of a 20nm gate length n-type Silicon GAA junctionless...
DC performance analysis of a 20nm gate length n-type Silicon GAA junctionless...
 
ULTRA HIGH SPEED FACTORIAL DESIGN IN SUB-NANOMETER TECHNOLOGY
ULTRA HIGH SPEED FACTORIAL DESIGN IN SUB-NANOMETER TECHNOLOGYULTRA HIGH SPEED FACTORIAL DESIGN IN SUB-NANOMETER TECHNOLOGY
ULTRA HIGH SPEED FACTORIAL DESIGN IN SUB-NANOMETER TECHNOLOGY
 
Impact of parameter variations and optimization on dg pnin tunnel fet
Impact of parameter variations and optimization on dg pnin tunnel fetImpact of parameter variations and optimization on dg pnin tunnel fet
Impact of parameter variations and optimization on dg pnin tunnel fet
 
Finfet Technology
Finfet TechnologyFinfet Technology
Finfet Technology
 
Chen2013
Chen2013Chen2013
Chen2013
 
Ijetcas14 647
Ijetcas14 647Ijetcas14 647
Ijetcas14 647
 
Nc342352340
Nc342352340Nc342352340
Nc342352340
 
Physical Scaling Limits of FinFET Structure: A Simulation Study
Physical Scaling Limits of FinFET Structure: A Simulation StudyPhysical Scaling Limits of FinFET Structure: A Simulation Study
Physical Scaling Limits of FinFET Structure: A Simulation Study
 
Physical Scaling Limits of FinFET Structure: A Simulation Study
Physical Scaling Limits of FinFET Structure: A Simulation StudyPhysical Scaling Limits of FinFET Structure: A Simulation Study
Physical Scaling Limits of FinFET Structure: A Simulation Study
 

Más de IOSR Journals (20)

A011140104
A011140104A011140104
A011140104
 
M0111397100
M0111397100M0111397100
M0111397100
 
L011138596
L011138596L011138596
L011138596
 
K011138084
K011138084K011138084
K011138084
 
J011137479
J011137479J011137479
J011137479
 
I011136673
I011136673I011136673
I011136673
 
G011134454
G011134454G011134454
G011134454
 
H011135565
H011135565H011135565
H011135565
 
F011134043
F011134043F011134043
F011134043
 
E011133639
E011133639E011133639
E011133639
 
D011132635
D011132635D011132635
D011132635
 
C011131925
C011131925C011131925
C011131925
 
B011130918
B011130918B011130918
B011130918
 
A011130108
A011130108A011130108
A011130108
 
H011124050
H011124050H011124050
H011124050
 
G011123539
G011123539G011123539
G011123539
 
F011123134
F011123134F011123134
F011123134
 
E011122530
E011122530E011122530
E011122530
 
D011121524
D011121524D011121524
D011121524
 
C011121114
C011121114C011121114
C011121114
 

Último

Arduino_CSE ece ppt for working and principal of arduino.ppt
Arduino_CSE ece ppt for working and principal of arduino.pptArduino_CSE ece ppt for working and principal of arduino.ppt
Arduino_CSE ece ppt for working and principal of arduino.pptSAURABHKUMAR892774
 
An experimental study in using natural admixture as an alternative for chemic...
An experimental study in using natural admixture as an alternative for chemic...An experimental study in using natural admixture as an alternative for chemic...
An experimental study in using natural admixture as an alternative for chemic...Chandu841456
 
Internet of things -Arshdeep Bahga .pptx
Internet of things -Arshdeep Bahga .pptxInternet of things -Arshdeep Bahga .pptx
Internet of things -Arshdeep Bahga .pptxVelmuruganTECE
 
welding defects observed during the welding
welding defects observed during the weldingwelding defects observed during the welding
welding defects observed during the weldingMuhammadUzairLiaqat
 
Transport layer issues and challenges - Guide
Transport layer issues and challenges - GuideTransport layer issues and challenges - Guide
Transport layer issues and challenges - GuideGOPINATHS437943
 
complete construction, environmental and economics information of biomass com...
complete construction, environmental and economics information of biomass com...complete construction, environmental and economics information of biomass com...
complete construction, environmental and economics information of biomass com...asadnawaz62
 
Correctly Loading Incremental Data at Scale
Correctly Loading Incremental Data at ScaleCorrectly Loading Incremental Data at Scale
Correctly Loading Incremental Data at ScaleAlluxio, Inc.
 
CCS355 Neural Networks & Deep Learning Unit 1 PDF notes with Question bank .pdf
CCS355 Neural Networks & Deep Learning Unit 1 PDF notes with Question bank .pdfCCS355 Neural Networks & Deep Learning Unit 1 PDF notes with Question bank .pdf
CCS355 Neural Networks & Deep Learning Unit 1 PDF notes with Question bank .pdfAsst.prof M.Gokilavani
 
US Department of Education FAFSA Week of Action
US Department of Education FAFSA Week of ActionUS Department of Education FAFSA Week of Action
US Department of Education FAFSA Week of ActionMebane Rash
 
Concrete Mix Design - IS 10262-2019 - .pptx
Concrete Mix Design - IS 10262-2019 - .pptxConcrete Mix Design - IS 10262-2019 - .pptx
Concrete Mix Design - IS 10262-2019 - .pptxKartikeyaDwivedi3
 
Instrumentation, measurement and control of bio process parameters ( Temperat...
Instrumentation, measurement and control of bio process parameters ( Temperat...Instrumentation, measurement and control of bio process parameters ( Temperat...
Instrumentation, measurement and control of bio process parameters ( Temperat...121011101441
 
Mine Environment II Lab_MI10448MI__________.pptx
Mine Environment II Lab_MI10448MI__________.pptxMine Environment II Lab_MI10448MI__________.pptx
Mine Environment II Lab_MI10448MI__________.pptxRomil Mishra
 
National Level Hackathon Participation Certificate.pdf
National Level Hackathon Participation Certificate.pdfNational Level Hackathon Participation Certificate.pdf
National Level Hackathon Participation Certificate.pdfRajuKanojiya4
 
Main Memory Management in Operating System
Main Memory Management in Operating SystemMain Memory Management in Operating System
Main Memory Management in Operating SystemRashmi Bhat
 
Why does (not) Kafka need fsync: Eliminating tail latency spikes caused by fsync
Why does (not) Kafka need fsync: Eliminating tail latency spikes caused by fsyncWhy does (not) Kafka need fsync: Eliminating tail latency spikes caused by fsync
Why does (not) Kafka need fsync: Eliminating tail latency spikes caused by fsyncssuser2ae721
 
Sachpazis Costas: Geotechnical Engineering: A student's Perspective Introduction
Sachpazis Costas: Geotechnical Engineering: A student's Perspective IntroductionSachpazis Costas: Geotechnical Engineering: A student's Perspective Introduction
Sachpazis Costas: Geotechnical Engineering: A student's Perspective IntroductionDr.Costas Sachpazis
 
Input Output Management in Operating System
Input Output Management in Operating SystemInput Output Management in Operating System
Input Output Management in Operating SystemRashmi Bhat
 
TechTAC® CFD Report Summary: A Comparison of Two Types of Tubing Anchor Catchers
TechTAC® CFD Report Summary: A Comparison of Two Types of Tubing Anchor CatchersTechTAC® CFD Report Summary: A Comparison of Two Types of Tubing Anchor Catchers
TechTAC® CFD Report Summary: A Comparison of Two Types of Tubing Anchor Catcherssdickerson1
 

Último (20)

Arduino_CSE ece ppt for working and principal of arduino.ppt
Arduino_CSE ece ppt for working and principal of arduino.pptArduino_CSE ece ppt for working and principal of arduino.ppt
Arduino_CSE ece ppt for working and principal of arduino.ppt
 
An experimental study in using natural admixture as an alternative for chemic...
An experimental study in using natural admixture as an alternative for chemic...An experimental study in using natural admixture as an alternative for chemic...
An experimental study in using natural admixture as an alternative for chemic...
 
Internet of things -Arshdeep Bahga .pptx
Internet of things -Arshdeep Bahga .pptxInternet of things -Arshdeep Bahga .pptx
Internet of things -Arshdeep Bahga .pptx
 
welding defects observed during the welding
welding defects observed during the weldingwelding defects observed during the welding
welding defects observed during the welding
 
Transport layer issues and challenges - Guide
Transport layer issues and challenges - GuideTransport layer issues and challenges - Guide
Transport layer issues and challenges - Guide
 
complete construction, environmental and economics information of biomass com...
complete construction, environmental and economics information of biomass com...complete construction, environmental and economics information of biomass com...
complete construction, environmental and economics information of biomass com...
 
Correctly Loading Incremental Data at Scale
Correctly Loading Incremental Data at ScaleCorrectly Loading Incremental Data at Scale
Correctly Loading Incremental Data at Scale
 
CCS355 Neural Networks & Deep Learning Unit 1 PDF notes with Question bank .pdf
CCS355 Neural Networks & Deep Learning Unit 1 PDF notes with Question bank .pdfCCS355 Neural Networks & Deep Learning Unit 1 PDF notes with Question bank .pdf
CCS355 Neural Networks & Deep Learning Unit 1 PDF notes with Question bank .pdf
 
young call girls in Green Park🔝 9953056974 🔝 escort Service
young call girls in Green Park🔝 9953056974 🔝 escort Serviceyoung call girls in Green Park🔝 9953056974 🔝 escort Service
young call girls in Green Park🔝 9953056974 🔝 escort Service
 
US Department of Education FAFSA Week of Action
US Department of Education FAFSA Week of ActionUS Department of Education FAFSA Week of Action
US Department of Education FAFSA Week of Action
 
Concrete Mix Design - IS 10262-2019 - .pptx
Concrete Mix Design - IS 10262-2019 - .pptxConcrete Mix Design - IS 10262-2019 - .pptx
Concrete Mix Design - IS 10262-2019 - .pptx
 
Instrumentation, measurement and control of bio process parameters ( Temperat...
Instrumentation, measurement and control of bio process parameters ( Temperat...Instrumentation, measurement and control of bio process parameters ( Temperat...
Instrumentation, measurement and control of bio process parameters ( Temperat...
 
Mine Environment II Lab_MI10448MI__________.pptx
Mine Environment II Lab_MI10448MI__________.pptxMine Environment II Lab_MI10448MI__________.pptx
Mine Environment II Lab_MI10448MI__________.pptx
 
POWER SYSTEMS-1 Complete notes examples
POWER SYSTEMS-1 Complete notes  examplesPOWER SYSTEMS-1 Complete notes  examples
POWER SYSTEMS-1 Complete notes examples
 
National Level Hackathon Participation Certificate.pdf
National Level Hackathon Participation Certificate.pdfNational Level Hackathon Participation Certificate.pdf
National Level Hackathon Participation Certificate.pdf
 
Main Memory Management in Operating System
Main Memory Management in Operating SystemMain Memory Management in Operating System
Main Memory Management in Operating System
 
Why does (not) Kafka need fsync: Eliminating tail latency spikes caused by fsync
Why does (not) Kafka need fsync: Eliminating tail latency spikes caused by fsyncWhy does (not) Kafka need fsync: Eliminating tail latency spikes caused by fsync
Why does (not) Kafka need fsync: Eliminating tail latency spikes caused by fsync
 
Sachpazis Costas: Geotechnical Engineering: A student's Perspective Introduction
Sachpazis Costas: Geotechnical Engineering: A student's Perspective IntroductionSachpazis Costas: Geotechnical Engineering: A student's Perspective Introduction
Sachpazis Costas: Geotechnical Engineering: A student's Perspective Introduction
 
Input Output Management in Operating System
Input Output Management in Operating SystemInput Output Management in Operating System
Input Output Management in Operating System
 
TechTAC® CFD Report Summary: A Comparison of Two Types of Tubing Anchor Catchers
TechTAC® CFD Report Summary: A Comparison of Two Types of Tubing Anchor CatchersTechTAC® CFD Report Summary: A Comparison of Two Types of Tubing Anchor Catchers
TechTAC® CFD Report Summary: A Comparison of Two Types of Tubing Anchor Catchers
 

A Novel Field Effect Diode (Fed) Structure For Improvement Of Ion/Ioff Ratio Parameter In The Nanometer Regime

  • 1. IOSR Journal of Electrical and Electronics Engineering (IOSR-JEEE) e-ISSN: 2278-1676,p-ISSN: 2320-3331, Volume 10, Issue 1 Ver. I (Jan – Feb. 2015), PP 18-22 www.iosrjournals.org DOI: 10.9790/1676-10111822 www.iosrjournals.org 18 | Page A Novel Field Effect Diode (Fed) Structure For Improvement Of Ion/Ioff Ratio Parameter In The Nanometer Regime Mahdi Vadizadeh1 , Ghafar Darvish1 and Morteza Fathipour2 1 Department of Electrical Engineering, Sciences and Research Branch, Islamic Azad University, Tehran 1477893855, Iran. 2 School of Electrical and Computer Engineering, University of Tehran, Tehran, Iran Abstract: Field Effect Diode (FED)s are interesting devices in providing the higher ON-state current and lower OFF-state current in comparison with SOI-MOSFET structures with similar dimensions. For channel length shorter than 75nm, Short Channel Effects (SCEs) deteriorates the FEDs electrical characteristics. The impact of band-to-band tunneling (BTBT) on the OFF-state current of the Side contacted FED (S-FED) has been investigated in this paper. Simulation results show that for the 65nm channel length, the BTBT increases the OFF-state current of the S-FED device noticeably. For the first time in this paper, we introduce a novel FED structure in which the oxide layer in the channel has been used. This is the so-called Silicon On Raised Insulator FED (SORI-FED). The oxide layer suppresses the electron tunneling path from the valence band into the conduction band at the device channel depth. Hence, OFF-state characteristic of the SORI-FED device improves. For 65nm channel length, the simulation results show that the SORI-FED OFF-state current is eight orders of magnitude lower than OFF-state current in M-FED. Furthermore, the SORI-FED provides 35% reduction in gate delay in comparison with M-FED. Keywords: Band-To-Band-Tunneling (BTBT), Field Effect Diode (FED), Modified FED (M-FED), Side contacted FED (S-FED), Silicon On Raied Insultor FED (SORI-FED) I. Introduction As the technology progresses, Metal Oxide Semiconductor Feld Effect Transistor (MOSFET) device dimensions are aggressively scaled down to the nanometer regime. The aims of this scaling include achieving lower power consumption, higher speed and higher chip density. However, reduction of the channel length results in the leakage current increment and limits the scaling of the devices [1-4]. Several approaches have been used to reduce the OFF-state current in MOSFET devices [5-10]. Furthermore, to overcome the channel length scaling limitations, new device structures are required as an alternative structure to conventional MOSFET. One of these devices is the Field Effect Diode which its fabrication procedure is compatible with Complementary Metal Oxide Semiconductor (CMOS) processing [11-13]. The FED is a pin diode in which the potential in the intrinsic region is controlled by two gates over the channel. It provides ON-state current (ION) which is twice greater than that of corresponding SOI-MOSFET structure for channel length greater than 200nm and results in a decreased gate delay [12, 13]. However, the regular FED provides high OFF-state current for the channel length shorter than 75nm and the device could not be turned off [11-13]. To overcome this shortcoming Raissi et.al suggested a new structure, namely Modified FED (M-FED) [12-15]. In this structure, p+ and n+ reservoirs in the source and the drain in off mode causes hole injection to the sub-gate close to t source and electron injection to sub-gate close to the drain respectively. So an n+ pnp+ structure will develop and the device will turn off. Manavizadeh et.al proposed another new structure, namely Side contacted FED (S-FED), which its fabrication process is simple in comparison with an M-FED [14, 15]. The S-FED operational principle is similar to the M-FED operational principle. Although many researchers have studied the physical modeling of S-FED and M-FED devices [12-15], to the great extent, however, the effect of Band-To-Band Tunneling (BTBT) on their electrical characteristics has not yet been considered. For the first time in this paper, the S-FED device by taking BTBT into account has been simulated. Our numerical simulations show that the BTBT model affects the OFF-state characteristic of the S-FED device. Use of an oxide step in the channel has been proposed to suppress the electron tunneling from the valence band into the conduction band at the device channel depth. The proposed structure called Silicon On Raised Insulator FED (SORI-FED). Two figures of merit are compared to S-FED and SORI-FED for 65nm channel lengths. These figures of merit are gate delay time and the ION/IOFF ratio parameters. This paper is organized as follows: in Section 2 the structure and parameters employed for simulations are described. Section 3, explains the impact of the tunneling phenomena on the S-FED electrical characteristics. The new FED structure is presented in Section 4. Finally, we conclude this paper in Section 5.
  • 2. A Novel Field Effect Diode (FED) Structure for Improvement of ION/IOFF Ratio Parameter… DOI: 10.9790/1676-10111822 www.iosrjournals.org 19 | Page II. The Device Structure and Simulation Method The FED operation can be explained in terms of a pin diode in which the potential in the intrinsic region is controlled by two gates over the channel. The regular FED structure is shown in Fig.1 (a) with 30nm Gate1 length (Lg1), 30nm Gate2 length (Lg2) and 5nm spacing between two gates. The gate oxide thickness and device width are 2nm and 1µm, respectively. The source, the drain and the channel doping are equal to 1×1021 cm-3 , 1×1014 cm-3 , 1×1021 cm-3 , respectively. These values and other structural parameters are consistent with [11, 12]. The simulations are carried out by a commercial tool. In order to take the high doping concentration into account in the source and drain regions, Slotboom Band Gap Narrowing model is included. The Shockley-Read-Hall (SRH) model and Band-TO-Band-Tunneling (BTBT) model have been considered for estimation of the leakage currents [16, 17]. A Mobility Model which accounts for lattice scattering, impurity scattering and carrier-carrier scattering is employed. High electric field velocity saturation is also taken into account. Fig. 1. (a) Regular FED, (b) S-FED and (c) SORI-FED. III. Theoretical Background The Fig.2 demonstrates the I-V characteristics of the regular FED device for the 65nm channel length (Lg1 + Lg2 + spacing between two gates). As seen, the regular FED device cannot be turned off. In fact, applying bias to Gate1 and Gate2 cannot modulate the barrier height at source/channel interface and drain/channel interface, respectively. Hence electron injection from the source into the channel, under Gate1, and hole injection from the drain into the channel, under Gate2, is increased. Therefore the channel converts into an intrinsic region and the device operates as a forward bias pin diode. Hence the device does not turn off. This problem has been addressed earlier by [12, 13] for channel length less than 75nm. To alleviate this problem the S-FED structure was suggested in [14]. In the S-FED structure in the off mode, p+ and n+ reservoirs in the source and the drain regions causes hole injection into the channel, under Gate1, and electron injection into the channel, under Gate2, respectively. So an n+ pnp+ structure forms and the device turns off. In this section, we investigate the impact of BTBT phenomena on the electrical characteristics of the S-FED device in the nanometer regime. The S-FED device simulation in this section has a 65nm channel length and other structural parameters are consistent with [14]. Fig. 2. ID-VDS characteristic of the regular FED device shown in Fig. 1(a) for 65nm channel length. 3.1. BTBT effect The Simulation results show that BTBT model affects the OFF-state current of the S-FED device. To model the BTBT, we have used the field depended Kanes model [16, 17]. Figure 3(a) shows the I-V characteristic of 65nm channel length S-FED in the OFF-state. The OFF-state current simulated by taking BTBT into account is several orders higher compared with the OFF-state current when the BTBT is absent.
  • 3. A Novel Field Effect Diode (FED) Structure for Improvement of ION/IOFF Ratio Parameter… DOI: 10.9790/1676-10111822 www.iosrjournals.org 20 | Page Figure 3(b) shows the electron-hole pairs generation rate by taking BTBT into account in the M-FED device. Figure 4(a) shows that there exists a band bending in the distance between two gates close to the device surface. Furthermore, the band diagram at distances greater than 25nm from the surface is different than that close to the device surface [Fig.4 (b)]. These band diagrams in the lateral direction of the device are very similar to the band diagram in a Zener diode. Band overlap between the valence band and the conduction band, at close to the surface and distances greater than 25nm from the surface, causes significant BTBT of electrons from the valence band into the conduction band in the lateral direction. Additional electron hole pairs generated with BTBT are contributed to the OFF-state current, thus, OFF-state current is increased. IV. Results And Discussions 4.1. Silicon On Raised Insulator FED (SORI-FED) structure We now intend to provide a novel nanoscale FED structure, namely SORI-FED for 65nm channel length in this section. The proposed structure has been shown in Fig. 1(c). The difference between this structure and the regular FED is the existence of a SiO2 physical barrier in the channel. Other device structural parameters are similar to those given for the device in Fig. 1(a). Oxide geometry in the channel can be optimized such that the SORI-FED provides higher ION/IOFF ration in comparison with that of the S-FED. Simulation results show that oxide optimal height and oxide optimal width for 65nm channel length are 45nm and 35nm, respectively. Simulation results show that the oxide layer in the channel helps Gate1 and Gate2 to better control the barrier heights at the source/channel interface and drain/channel interface, respectively. Hence the SORI- FED device can be turned off for 65nm channel length. (a) (b) Fig. 3. (a) ID–VDS with BTBT model, (b) Two-dimensional contour for band-to-band generation rate across the S-FED device when the BTBT model is included for 65nm channel length. (a) (b) Fig. 4. Band diagram in lateral direction across the S-FED device at a distance of (a) 1 nm from the surface and (b) 27 nm from the surface. 4.2. Comparison between SORI-FED and S-FED Fig. 5 compares the I-V characteristics of S-FED and SORI-FED device in the OFF-state by taking BTBT into account. As shown in the Fig. 5, OFF-state current of SORI-FED is eight orders of magnitude less than that of the S-FED. In fact, oxide layer in the channel results in the BTBT at the device depth eliminates.
  • 4. A Novel Field Effect Diode (FED) Structure for Improvement of ION/IOFF Ratio Parameter… DOI: 10.9790/1676-10111822 www.iosrjournals.org 21 | Page Furthermore, SiO2 barrier in the channel results in the large gates induced potential in the channel. Therefore, OFF-state current of SORI-FED, as compared with S-FED, is reduced. Table I compares the ION, IOFF, ION/IOFF ratio and gate delay parameters for SORI-FED and S-FED devices. The gate delay time of a transistor is defined in [18]. As seen in the Table I, the ION/IOFF ratio of the SORI-FED is eight orders of magnitude greater than the ION/IOFF ratio of the S-FED. This is attributed to that OFF-state current of SORI-FED device is less than OFF- state current of S-FED device, noticeably. Furthermore, SORI-FED provides less gate delay in comparison with S-FED. This is attributed to the fact that ON-state current of SORI-FED is more than ON-state current of S- FED. Table1. Simulation results for 65nm channel length S-FED and SORI-FED devices. ION(mA) IOFF(mA) ION/IOFF Gate delay(PSec) SORI-FED 5mA 3.8E10-11 1.31E1011 0.11 S-FED 3.5mA 2.23E10-3 1.57E103 0.17 Fig. 5. ID-VDS characteristic by taking BTBT into account for 65nm channel length in the off mode. V. Conclusion For the channel lengths less than 75nm, regular FED does not turn off. To alleviate this problem S-FED device was suggested in [14]. It appears that in S-FED device physics has been reported in [14, 15] no BTBT has been taken into account. Simulation results in this paper show that the band diagram of the S-FED device for distances of greater than 25nm is similar to the band diagram of the Ziner diode. Hence electron tunneling from the valence band into the conduction band is formed. As a result, additional electron hole pairs are generated and contribute to the OFF-state current. Therefore, BTBT increases the OFF-state current of the S- FED device. Use of an oxide barrier in the channel has been proposed to suppress the BTBT in the device depth. Furthermore, the oxide barrier in the channel helps to apply biases to Gate1 and Gate2 raises the channel potential in SORI-FED. Hence Gate1 and Gate2 exert better control on the barrier at the source/channel or drain/channel interface and barrier height reduction is negligible in the off mode. Proposed structure provides less OFF-state current in comparison to the S-FED device. Our studies show that for 65nm channel length, ION/IOFF ratio in SORI-FED device is three orders of magnitude greater than ION/IOFF ratio in the S-FED device. More ON-state current in SORI-FED than S-FED leads to less delay of SORI-FED than S-FED. Low leakage current in SORI-FED structure reduces the device power consumption considerably. References [1]. Y. Bo et al., IEEE. Trans. Elec. Dev. 55 (11), 2008, 2846. [2]. P. P. Sung and S. Rajan, IEEE. Trans. Elec. Dev. 58(3), 2011, 866. [3]. G. Joshi and A. Choudhary, Int. J. Nanosci. 10(01n02), 2011, 275. [4]. Kranti, T. M. Chung and J.-P. Raskin, Int. J. Nanosci. 4(05n06), 2005, 1021. [5]. S. A. Loan, S. Qureshi and S. S. K. Iyer, IEEE. Trans. Elec. Dev. Lett. 57(3), 2010, 671. [6]. K. J. Kuhn, IEEE. Trans. Elec. Dev. Lett. 59(7), 2012, 1813. [7]. Y. Ran et al., IEEE. Trans. Elec. Dev. 57(6), 2010, 1319. [8]. D. Havaldar, A. Dasgupta and N. Dasgupta, Int. J. Nanosci. 5(04n05), 2006, 541. [9]. R. Hosseini, M. Fathipour and R. Faez, J. Mod. Phys. Lett. B 26(12), 2012, 1250076. [10]. M. Tahermaram, M. Vadizadeh and M. Fathipour, in Ultimate Integration of Silicon. ULIS 2009. 10th Int. Conf. Aachen, 2009, 305. [11]. F. Raissi, IEEE. Trans. Elec. Dev. Lett. 43(2), 1996, 362. [12]. Sheikhian and F. Raissi, IEEE. Trans. Elec. Dev. 54(3), 2007, 613. [13]. R. Ghatebi and F. Raissi, Semicond. Sci. Technol. 26(4), 2011, 045014. [14]. N. Manavizadeh et al., IEEE. Trans. Elec. Dev. 58(8), 2011, 2378. [15]. N. Manavizadeh et al., Semicond. Sci. Technol. 27(4), 2012, 045011.
  • 5. A Novel Field Effect Diode (FED) Structure for Improvement of ION/IOFF Ratio Parameter… DOI: 10.9790/1676-10111822 www.iosrjournals.org 22 | Page [16]. J. Liou, Solid State Electron. 33(7), 1990, 971. [17]. E. O. Kane, J. Phys. Chem. Solids 12(2), 1959, 181. [18]. R. Chau et al., IEEE. Trans. Nanotech. 4(2), 2005, 153.