SlideShare una empresa de Scribd logo
1 de 7
CONTACT: PRAVEEN KUMAR. L (,+91 – 9791938249)
MAIL ID: sunsid1989@gmail.com, praveen@nexgenproject.com
Web: www.nexgenproject.com, www.finalyear-ieeeprojects.com
Network-on-Chip for Turbo Decoders
Abstract:
The multi-application specific instruction processor (ASIP) architecture is a promising candidate
for flexible high-throughput turbo decoders. This brief proposes a network-on-chip (NoC)
structure for multi-ASIP turbo decoders. The process of turbo decoding is studied, and the
addressing patterns for turbo codes in long term evolution (LTE) and High Speed Downlink
Packet Access (HSDPA) are analyzed. Based on this analysis, two techniques, subnetworking
and calculation sequence are proposed for reducing the complexity of the NoC. The
implementation results show that the proposed structure gives an improvement of 53% for
HSDPA and 133% for LTE in throughput/area efficiency compared with state-of-the-art NoC
solutions. The proposed architecture of this paper analysis the logic size, area and power
consumption using Xilinx 14.2.
Enhancement of the project:
Existing System:
The multi application specific instruction processor is a promising area for turbo decoders. An
effective architecture level change of MASIP is used for performance improvement.
Performance analysis and comparison. In modern wireless systems, turbo codes are widely used
for their near-Shannon performance. In various standards, their turbo codes vary mainly in three
aspects: 1.code length, 2.code generator and 3.interleaving patterns. The main issue for these
ASIP and NoC architectures is the complexity overhead and thus low efficiency compared with
dedicated decoders. So, we focus on NoC architecture which supports high throughput with low
efficiency.
Due to dramatic increase in portable and battery operated applications, lower power consumption
has become a necessity in order to prolong the battery life. We focus on NoC architecture which
supports high throughput with low efficiency. Reconfigurable computing refers to systems
incorporating some form of hardware programmability, that customizes how the hardware is
used using a number of physical control points. These control points can be changed periodically
in order to execute different applications using the same hardware.
CONTACT: PRAVEEN KUMAR. L (,+91 – 9791938249)
MAIL ID: sunsid1989@gmail.com, praveen@nexgenproject.com
Web: www.nexgenproject.com, www.finalyear-ieeeprojects.com
The main issue for these ASIP and NoC architectures is the complexity overhead and thus low
efficiency compared with dedicated decoders. In this brief, we focus on the NoC architecture.
The contribution of this brief is twofold: first, turbo addressing patterns are analyzed, leading to
our proposed subnetwork-based NoC architecture and second, a novel router structure and
calculation-sequence (CALS) scheme is proposed, which supports high throughput with low
complexity. The implementation results show that the proposed NoC structure can increase the
throughput/area efficiency by 53% for HSDPA and 133% for LTE compared with existing turbo
NoC solutions.
Disadvantages:
 Low throughput
 High area and power
Proposed System:
Topology and NoC Data Format
CONTACT: PRAVEEN KUMAR. L (,+91 – 9791938249)
MAIL ID: sunsid1989@gmail.com, praveen@nexgenproject.com
Web: www.nexgenproject.com, www.finalyear-ieeeprojects.com
Fig. 1. Proposed NoC architecture.
The proposed NoC architecture is shown in Fig. 1. Since the whole NoC is divided into parallel
subnetworks, RTs and WTs from ASIP must be distributed to these subnetworks. This process is
finished by DISTRIBUTORs. Each DISTRIBUTOR buffers data from ASIP ports, and sends
them to different subnetworks according to the rule which partitions memories into S groups: a
transaction will be sent to the DEST ADDR modulo S subnetwork, where DEST ADDR is the
destination memory bank address. As a memory bank receives an RT from the subnetwork, it
will send a FT back to the corresponding subnetwork. This FT will go along routers back to the
router corresponding to the reading ASIP, and then get to the ASIP through a CONVERGER
which has the reverse effect of the DISTRIBUTOR module. Both the DISTRIBUTOR and
CONVERGER are implemented by S × S crossbar switches with input buffers. These two
modules are essential for splitting the whole network into parallel subnetworks. Note that for
drawing convenience, the same ASIP blocks are shown at both the top and the bottom of the
figure.
CONTACT: PRAVEEN KUMAR. L (,+91 – 9791938249)
MAIL ID: sunsid1989@gmail.com, praveen@nexgenproject.com
Web: www.nexgenproject.com, www.finalyear-ieeeprojects.com
Fig. 2. Topology of one subnetwork.
Fig. 2 gives the topology of one subnetwork with eight routers. We use a ring style topology.
Since the ASIPs will send RTs to memories and the memories will send FTs to ASIPs at the
same time, we use bidirectional connections between routers.
Fig. 3. NoC data format.
CONTACT: PRAVEEN KUMAR. L (,+91 – 9791938249)
MAIL ID: sunsid1989@gmail.com, praveen@nexgenproject.com
Web: www.nexgenproject.com, www.finalyear-ieeeprojects.com
The format of NoC transactions is shown in Fig. 3. The Read/Write (RW) field indicates whether
the transaction is for reading or writing.
Router Architecture
The router architecture is shown in Fig. 4(a). An example of a subnetwork with eight routers is
given. For timing considerations, we use pipeline registers to reduce the critical path. In addition
to these registers are used for data buffering. The structure of the ASIP input pipeline registers,
ASIP output pipeline registers (AOPR), memory input pipeline registers, and memory output
pipeline registers (MOPR) is shown in Fig. 4(b). For each pipeline register module, there are two
NoC transaction registers, which accept requests in a ping-pong style. The ROUTING and
ARBITRATION (R&A) module selects data at the ports to send to other Routers and stores data
from other routers. Fig. 4(c) shows the structure of the R&A module. From considerations of
complexity and critical path, only the CALS-based priority is used in the design of the pipeline
registers. The R&A module used a fixed priority scheme.
CONTACT: PRAVEEN KUMAR. L (,+91 – 9791938249)
MAIL ID: sunsid1989@gmail.com, praveen@nexgenproject.com
Web: www.nexgenproject.com, www.finalyear-ieeeprojects.com
Fig. 4. (a) Router architecture. (b) Pipeline registers module. (c) R&A module.
Advantages:
 High throughput
 Low area and power
Software implementation:
CONTACT: PRAVEEN KUMAR. L (,+91 – 9791938249)
MAIL ID: sunsid1989@gmail.com, praveen@nexgenproject.com
Web: www.nexgenproject.com, www.finalyear-ieeeprojects.com
 Modelsim
 Xilinx ISE

Más contenido relacionado

Destacado (7)

cv pdf
cv pdfcv pdf
cv pdf
 
311 литература. 5кл. дидактич. материалы к коровиной иванова-2016 -112с
311  литература. 5кл. дидактич. материалы к коровиной иванова-2016 -112с311  литература. 5кл. дидактич. материалы к коровиной иванова-2016 -112с
311 литература. 5кл. дидактич. материалы к коровиной иванова-2016 -112с
 
Cert Doc
Cert DocCert Doc
Cert Doc
 
Trabalho Olimpio
Trabalho OlimpioTrabalho Olimpio
Trabalho Olimpio
 
planteamiento del problema
planteamiento del problemaplanteamiento del problema
planteamiento del problema
 
Etapas de teoria cons
Etapas de teoria consEtapas de teoria cons
Etapas de teoria cons
 
Linguagem Visual Tridimensional - Do espaço ao plano
Linguagem Visual Tridimensional - Do espaço ao planoLinguagem Visual Tridimensional - Do espaço ao plano
Linguagem Visual Tridimensional - Do espaço ao plano
 

Más de Nexgen Technology

Más de Nexgen Technology (20)

MECHANICAL PROJECTS IN PONDICHERRY, 2020-21 MECHANICAL PROJECTS IN CHE...
    MECHANICAL PROJECTS IN PONDICHERRY,   2020-21  MECHANICAL PROJECTS IN CHE...    MECHANICAL PROJECTS IN PONDICHERRY,   2020-21  MECHANICAL PROJECTS IN CHE...
MECHANICAL PROJECTS IN PONDICHERRY, 2020-21 MECHANICAL PROJECTS IN CHE...
 
MECHANICAL PROJECTS IN PONDICHERRY, 2020-21 MECHANICAL PROJECTS IN CHE...
    MECHANICAL PROJECTS IN PONDICHERRY,   2020-21  MECHANICAL PROJECTS IN CHE...    MECHANICAL PROJECTS IN PONDICHERRY,   2020-21  MECHANICAL PROJECTS IN CHE...
MECHANICAL PROJECTS IN PONDICHERRY, 2020-21 MECHANICAL PROJECTS IN CHE...
 
MECHANICAL PROJECTS IN PONDICHERRY, 2020-21 MECHANICAL PROJECTS IN CHE...
    MECHANICAL PROJECTS IN PONDICHERRY,   2020-21  MECHANICAL PROJECTS IN CHE...    MECHANICAL PROJECTS IN PONDICHERRY,   2020-21  MECHANICAL PROJECTS IN CHE...
MECHANICAL PROJECTS IN PONDICHERRY, 2020-21 MECHANICAL PROJECTS IN CHE...
 
MECHANICAL PROJECTS IN PONDICHERRY, 2020-21 MECHANICAL PROJECTS IN CHE...
    MECHANICAL PROJECTS IN PONDICHERRY,   2020-21  MECHANICAL PROJECTS IN CHE...    MECHANICAL PROJECTS IN PONDICHERRY,   2020-21  MECHANICAL PROJECTS IN CHE...
MECHANICAL PROJECTS IN PONDICHERRY, 2020-21 MECHANICAL PROJECTS IN CHE...
 
MECHANICAL PROJECTS IN PONDICHERRY, 2020-21 MECHANICAL PROJECTS IN CHE...
    MECHANICAL PROJECTS IN PONDICHERRY,   2020-21  MECHANICAL PROJECTS IN CHE...    MECHANICAL PROJECTS IN PONDICHERRY,   2020-21  MECHANICAL PROJECTS IN CHE...
MECHANICAL PROJECTS IN PONDICHERRY, 2020-21 MECHANICAL PROJECTS IN CHE...
 
MECHANICAL PROJECTS IN PONDICHERRY, 2020-21 MECHANICAL PROJECTS IN CHE...
    MECHANICAL PROJECTS IN PONDICHERRY,   2020-21  MECHANICAL PROJECTS IN CHE...    MECHANICAL PROJECTS IN PONDICHERRY,   2020-21  MECHANICAL PROJECTS IN CHE...
MECHANICAL PROJECTS IN PONDICHERRY, 2020-21 MECHANICAL PROJECTS IN CHE...
 
MECHANICAL PROJECTS IN PONDICHERRY, 2020-21 MECHANICAL PROJECTS IN CH...
     MECHANICAL PROJECTS IN PONDICHERRY,   2020-21  MECHANICAL PROJECTS IN CH...     MECHANICAL PROJECTS IN PONDICHERRY,   2020-21  MECHANICAL PROJECTS IN CH...
MECHANICAL PROJECTS IN PONDICHERRY, 2020-21 MECHANICAL PROJECTS IN CH...
 
MECHANICAL PROJECTS IN PONDICHERRY, 2020-21 MECHANICAL PROJECTS IN CHENN...
  MECHANICAL PROJECTS IN PONDICHERRY,   2020-21  MECHANICAL PROJECTS IN CHENN...  MECHANICAL PROJECTS IN PONDICHERRY,   2020-21  MECHANICAL PROJECTS IN CHENN...
MECHANICAL PROJECTS IN PONDICHERRY, 2020-21 MECHANICAL PROJECTS IN CHENN...
 
MECHANICAL PROJECTS IN PONDICHERRY, 2020-21 MECHANICAL PROJECTS IN CHE...
    MECHANICAL PROJECTS IN PONDICHERRY,   2020-21  MECHANICAL PROJECTS IN CHE...    MECHANICAL PROJECTS IN PONDICHERRY,   2020-21  MECHANICAL PROJECTS IN CHE...
MECHANICAL PROJECTS IN PONDICHERRY, 2020-21 MECHANICAL PROJECTS IN CHE...
 
MECHANICAL PROJECTS IN PONDICHERRY, 2020-21 MECHANICAL PROJECTS IN CHE...
    MECHANICAL PROJECTS IN PONDICHERRY,   2020-21  MECHANICAL PROJECTS IN CHE...    MECHANICAL PROJECTS IN PONDICHERRY,   2020-21  MECHANICAL PROJECTS IN CHE...
MECHANICAL PROJECTS IN PONDICHERRY, 2020-21 MECHANICAL PROJECTS IN CHE...
 
MECHANICAL PROJECTS IN PONDICHERRY, 2020-21 MECHANICAL PROJECTS IN CHENNA...
 MECHANICAL PROJECTS IN PONDICHERRY,   2020-21  MECHANICAL PROJECTS IN CHENNA... MECHANICAL PROJECTS IN PONDICHERRY,   2020-21  MECHANICAL PROJECTS IN CHENNA...
MECHANICAL PROJECTS IN PONDICHERRY, 2020-21 MECHANICAL PROJECTS IN CHENNA...
 
Ieee 2020 21 vlsi projects in pondicherry,ieee vlsi projects in chennai
Ieee 2020 21 vlsi projects in pondicherry,ieee  vlsi projects  in chennaiIeee 2020 21 vlsi projects in pondicherry,ieee  vlsi projects  in chennai
Ieee 2020 21 vlsi projects in pondicherry,ieee vlsi projects in chennai
 
Ieee 2020 21 power electronics in pondicherry,Ieee 2020 21 power electronics
Ieee 2020 21 power electronics in pondicherry,Ieee 2020 21 power electronics Ieee 2020 21 power electronics in pondicherry,Ieee 2020 21 power electronics
Ieee 2020 21 power electronics in pondicherry,Ieee 2020 21 power electronics
 
Ieee 2020 -21 ns2 in pondicherry, Ieee 2020 -21 ns2 projects,best project cen...
Ieee 2020 -21 ns2 in pondicherry, Ieee 2020 -21 ns2 projects,best project cen...Ieee 2020 -21 ns2 in pondicherry, Ieee 2020 -21 ns2 projects,best project cen...
Ieee 2020 -21 ns2 in pondicherry, Ieee 2020 -21 ns2 projects,best project cen...
 
Ieee 2020 21 ns2 in pondicherry,best project center in pondicherry,final year...
Ieee 2020 21 ns2 in pondicherry,best project center in pondicherry,final year...Ieee 2020 21 ns2 in pondicherry,best project center in pondicherry,final year...
Ieee 2020 21 ns2 in pondicherry,best project center in pondicherry,final year...
 
Ieee 2020 21 java dotnet in pondicherry,final year projects in pondicherry,pr...
Ieee 2020 21 java dotnet in pondicherry,final year projects in pondicherry,pr...Ieee 2020 21 java dotnet in pondicherry,final year projects in pondicherry,pr...
Ieee 2020 21 java dotnet in pondicherry,final year projects in pondicherry,pr...
 
Ieee 2020 21 iot in pondicherry,final year projects in pondicherry,project ce...
Ieee 2020 21 iot in pondicherry,final year projects in pondicherry,project ce...Ieee 2020 21 iot in pondicherry,final year projects in pondicherry,project ce...
Ieee 2020 21 iot in pondicherry,final year projects in pondicherry,project ce...
 
Ieee 2020 21 blockchain in pondicherry,final year projects in pondicherry,bes...
Ieee 2020 21 blockchain in pondicherry,final year projects in pondicherry,bes...Ieee 2020 21 blockchain in pondicherry,final year projects in pondicherry,bes...
Ieee 2020 21 blockchain in pondicherry,final year projects in pondicherry,bes...
 
Ieee 2020 -21 bigdata in pondicherry,project center in pondicherry,best proje...
Ieee 2020 -21 bigdata in pondicherry,project center in pondicherry,best proje...Ieee 2020 -21 bigdata in pondicherry,project center in pondicherry,best proje...
Ieee 2020 -21 bigdata in pondicherry,project center in pondicherry,best proje...
 
Ieee 2020 21 embedded in pondicherry,final year projects in pondicherry,best...
Ieee 2020 21  embedded in pondicherry,final year projects in pondicherry,best...Ieee 2020 21  embedded in pondicherry,final year projects in pondicherry,best...
Ieee 2020 21 embedded in pondicherry,final year projects in pondicherry,best...
 

Último

1_Introduction + EAM Vocabulary + how to navigate in EAM.pdf
1_Introduction + EAM Vocabulary + how to navigate in EAM.pdf1_Introduction + EAM Vocabulary + how to navigate in EAM.pdf
1_Introduction + EAM Vocabulary + how to navigate in EAM.pdf
AldoGarca30
 
Hospital management system project report.pdf
Hospital management system project report.pdfHospital management system project report.pdf
Hospital management system project report.pdf
Kamal Acharya
 
Call Girls in South Ex (delhi) call me [🔝9953056974🔝] escort service 24X7
Call Girls in South Ex (delhi) call me [🔝9953056974🔝] escort service 24X7Call Girls in South Ex (delhi) call me [🔝9953056974🔝] escort service 24X7
Call Girls in South Ex (delhi) call me [🔝9953056974🔝] escort service 24X7
9953056974 Low Rate Call Girls In Saket, Delhi NCR
 
"Lesotho Leaps Forward: A Chronicle of Transformative Developments"
"Lesotho Leaps Forward: A Chronicle of Transformative Developments""Lesotho Leaps Forward: A Chronicle of Transformative Developments"
"Lesotho Leaps Forward: A Chronicle of Transformative Developments"
mphochane1998
 
DeepFakes presentation : brief idea of DeepFakes
DeepFakes presentation : brief idea of DeepFakesDeepFakes presentation : brief idea of DeepFakes
DeepFakes presentation : brief idea of DeepFakes
MayuraD1
 

Último (20)

Moment Distribution Method For Btech Civil
Moment Distribution Method For Btech CivilMoment Distribution Method For Btech Civil
Moment Distribution Method For Btech Civil
 
1_Introduction + EAM Vocabulary + how to navigate in EAM.pdf
1_Introduction + EAM Vocabulary + how to navigate in EAM.pdf1_Introduction + EAM Vocabulary + how to navigate in EAM.pdf
1_Introduction + EAM Vocabulary + how to navigate in EAM.pdf
 
HOA1&2 - Module 3 - PREHISTORCI ARCHITECTURE OF KERALA.pptx
HOA1&2 - Module 3 - PREHISTORCI ARCHITECTURE OF KERALA.pptxHOA1&2 - Module 3 - PREHISTORCI ARCHITECTURE OF KERALA.pptx
HOA1&2 - Module 3 - PREHISTORCI ARCHITECTURE OF KERALA.pptx
 
Hospital management system project report.pdf
Hospital management system project report.pdfHospital management system project report.pdf
Hospital management system project report.pdf
 
Orlando’s Arnold Palmer Hospital Layout Strategy-1.pptx
Orlando’s Arnold Palmer Hospital Layout Strategy-1.pptxOrlando’s Arnold Palmer Hospital Layout Strategy-1.pptx
Orlando’s Arnold Palmer Hospital Layout Strategy-1.pptx
 
Employee leave management system project.
Employee leave management system project.Employee leave management system project.
Employee leave management system project.
 
COST-EFFETIVE and Energy Efficient BUILDINGS ptx
COST-EFFETIVE  and Energy Efficient BUILDINGS ptxCOST-EFFETIVE  and Energy Efficient BUILDINGS ptx
COST-EFFETIVE and Energy Efficient BUILDINGS ptx
 
Call Girls in South Ex (delhi) call me [🔝9953056974🔝] escort service 24X7
Call Girls in South Ex (delhi) call me [🔝9953056974🔝] escort service 24X7Call Girls in South Ex (delhi) call me [🔝9953056974🔝] escort service 24X7
Call Girls in South Ex (delhi) call me [🔝9953056974🔝] escort service 24X7
 
Engineering Drawing focus on projection of planes
Engineering Drawing focus on projection of planesEngineering Drawing focus on projection of planes
Engineering Drawing focus on projection of planes
 
Thermal Engineering Unit - I & II . ppt
Thermal Engineering  Unit - I & II . pptThermal Engineering  Unit - I & II . ppt
Thermal Engineering Unit - I & II . ppt
 
Thermal Engineering-R & A / C - unit - V
Thermal Engineering-R & A / C - unit - VThermal Engineering-R & A / C - unit - V
Thermal Engineering-R & A / C - unit - V
 
Computer Networks Basics of Network Devices
Computer Networks  Basics of Network DevicesComputer Networks  Basics of Network Devices
Computer Networks Basics of Network Devices
 
Introduction to Serverless with AWS Lambda
Introduction to Serverless with AWS LambdaIntroduction to Serverless with AWS Lambda
Introduction to Serverless with AWS Lambda
 
"Lesotho Leaps Forward: A Chronicle of Transformative Developments"
"Lesotho Leaps Forward: A Chronicle of Transformative Developments""Lesotho Leaps Forward: A Chronicle of Transformative Developments"
"Lesotho Leaps Forward: A Chronicle of Transformative Developments"
 
A CASE STUDY ON CERAMIC INDUSTRY OF BANGLADESH.pptx
A CASE STUDY ON CERAMIC INDUSTRY OF BANGLADESH.pptxA CASE STUDY ON CERAMIC INDUSTRY OF BANGLADESH.pptx
A CASE STUDY ON CERAMIC INDUSTRY OF BANGLADESH.pptx
 
A Study of Urban Area Plan for Pabna Municipality
A Study of Urban Area Plan for Pabna MunicipalityA Study of Urban Area Plan for Pabna Municipality
A Study of Urban Area Plan for Pabna Municipality
 
S1S2 B.Arch MGU - HOA1&2 Module 3 -Temple Architecture of Kerala.pptx
S1S2 B.Arch MGU - HOA1&2 Module 3 -Temple Architecture of Kerala.pptxS1S2 B.Arch MGU - HOA1&2 Module 3 -Temple Architecture of Kerala.pptx
S1S2 B.Arch MGU - HOA1&2 Module 3 -Temple Architecture of Kerala.pptx
 
DeepFakes presentation : brief idea of DeepFakes
DeepFakes presentation : brief idea of DeepFakesDeepFakes presentation : brief idea of DeepFakes
DeepFakes presentation : brief idea of DeepFakes
 
School management system project Report.pdf
School management system project Report.pdfSchool management system project Report.pdf
School management system project Report.pdf
 
FEA Based Level 3 Assessment of Deformed Tanks with Fluid Induced Loads
FEA Based Level 3 Assessment of Deformed Tanks with Fluid Induced LoadsFEA Based Level 3 Assessment of Deformed Tanks with Fluid Induced Loads
FEA Based Level 3 Assessment of Deformed Tanks with Fluid Induced Loads
 

Network on-chip for turbo decoders

  • 1. CONTACT: PRAVEEN KUMAR. L (,+91 – 9791938249) MAIL ID: sunsid1989@gmail.com, praveen@nexgenproject.com Web: www.nexgenproject.com, www.finalyear-ieeeprojects.com Network-on-Chip for Turbo Decoders Abstract: The multi-application specific instruction processor (ASIP) architecture is a promising candidate for flexible high-throughput turbo decoders. This brief proposes a network-on-chip (NoC) structure for multi-ASIP turbo decoders. The process of turbo decoding is studied, and the addressing patterns for turbo codes in long term evolution (LTE) and High Speed Downlink Packet Access (HSDPA) are analyzed. Based on this analysis, two techniques, subnetworking and calculation sequence are proposed for reducing the complexity of the NoC. The implementation results show that the proposed structure gives an improvement of 53% for HSDPA and 133% for LTE in throughput/area efficiency compared with state-of-the-art NoC solutions. The proposed architecture of this paper analysis the logic size, area and power consumption using Xilinx 14.2. Enhancement of the project: Existing System: The multi application specific instruction processor is a promising area for turbo decoders. An effective architecture level change of MASIP is used for performance improvement. Performance analysis and comparison. In modern wireless systems, turbo codes are widely used for their near-Shannon performance. In various standards, their turbo codes vary mainly in three aspects: 1.code length, 2.code generator and 3.interleaving patterns. The main issue for these ASIP and NoC architectures is the complexity overhead and thus low efficiency compared with dedicated decoders. So, we focus on NoC architecture which supports high throughput with low efficiency. Due to dramatic increase in portable and battery operated applications, lower power consumption has become a necessity in order to prolong the battery life. We focus on NoC architecture which supports high throughput with low efficiency. Reconfigurable computing refers to systems incorporating some form of hardware programmability, that customizes how the hardware is used using a number of physical control points. These control points can be changed periodically in order to execute different applications using the same hardware.
  • 2. CONTACT: PRAVEEN KUMAR. L (,+91 – 9791938249) MAIL ID: sunsid1989@gmail.com, praveen@nexgenproject.com Web: www.nexgenproject.com, www.finalyear-ieeeprojects.com The main issue for these ASIP and NoC architectures is the complexity overhead and thus low efficiency compared with dedicated decoders. In this brief, we focus on the NoC architecture. The contribution of this brief is twofold: first, turbo addressing patterns are analyzed, leading to our proposed subnetwork-based NoC architecture and second, a novel router structure and calculation-sequence (CALS) scheme is proposed, which supports high throughput with low complexity. The implementation results show that the proposed NoC structure can increase the throughput/area efficiency by 53% for HSDPA and 133% for LTE compared with existing turbo NoC solutions. Disadvantages:  Low throughput  High area and power Proposed System: Topology and NoC Data Format
  • 3. CONTACT: PRAVEEN KUMAR. L (,+91 – 9791938249) MAIL ID: sunsid1989@gmail.com, praveen@nexgenproject.com Web: www.nexgenproject.com, www.finalyear-ieeeprojects.com Fig. 1. Proposed NoC architecture. The proposed NoC architecture is shown in Fig. 1. Since the whole NoC is divided into parallel subnetworks, RTs and WTs from ASIP must be distributed to these subnetworks. This process is finished by DISTRIBUTORs. Each DISTRIBUTOR buffers data from ASIP ports, and sends them to different subnetworks according to the rule which partitions memories into S groups: a transaction will be sent to the DEST ADDR modulo S subnetwork, where DEST ADDR is the destination memory bank address. As a memory bank receives an RT from the subnetwork, it will send a FT back to the corresponding subnetwork. This FT will go along routers back to the router corresponding to the reading ASIP, and then get to the ASIP through a CONVERGER which has the reverse effect of the DISTRIBUTOR module. Both the DISTRIBUTOR and CONVERGER are implemented by S × S crossbar switches with input buffers. These two modules are essential for splitting the whole network into parallel subnetworks. Note that for drawing convenience, the same ASIP blocks are shown at both the top and the bottom of the figure.
  • 4. CONTACT: PRAVEEN KUMAR. L (,+91 – 9791938249) MAIL ID: sunsid1989@gmail.com, praveen@nexgenproject.com Web: www.nexgenproject.com, www.finalyear-ieeeprojects.com Fig. 2. Topology of one subnetwork. Fig. 2 gives the topology of one subnetwork with eight routers. We use a ring style topology. Since the ASIPs will send RTs to memories and the memories will send FTs to ASIPs at the same time, we use bidirectional connections between routers. Fig. 3. NoC data format.
  • 5. CONTACT: PRAVEEN KUMAR. L (,+91 – 9791938249) MAIL ID: sunsid1989@gmail.com, praveen@nexgenproject.com Web: www.nexgenproject.com, www.finalyear-ieeeprojects.com The format of NoC transactions is shown in Fig. 3. The Read/Write (RW) field indicates whether the transaction is for reading or writing. Router Architecture The router architecture is shown in Fig. 4(a). An example of a subnetwork with eight routers is given. For timing considerations, we use pipeline registers to reduce the critical path. In addition to these registers are used for data buffering. The structure of the ASIP input pipeline registers, ASIP output pipeline registers (AOPR), memory input pipeline registers, and memory output pipeline registers (MOPR) is shown in Fig. 4(b). For each pipeline register module, there are two NoC transaction registers, which accept requests in a ping-pong style. The ROUTING and ARBITRATION (R&A) module selects data at the ports to send to other Routers and stores data from other routers. Fig. 4(c) shows the structure of the R&A module. From considerations of complexity and critical path, only the CALS-based priority is used in the design of the pipeline registers. The R&A module used a fixed priority scheme.
  • 6. CONTACT: PRAVEEN KUMAR. L (,+91 – 9791938249) MAIL ID: sunsid1989@gmail.com, praveen@nexgenproject.com Web: www.nexgenproject.com, www.finalyear-ieeeprojects.com Fig. 4. (a) Router architecture. (b) Pipeline registers module. (c) R&A module. Advantages:  High throughput  Low area and power Software implementation:
  • 7. CONTACT: PRAVEEN KUMAR. L (,+91 – 9791938249) MAIL ID: sunsid1989@gmail.com, praveen@nexgenproject.com Web: www.nexgenproject.com, www.finalyear-ieeeprojects.com  Modelsim  Xilinx ISE