SlideShare una empresa de Scribd logo
1 de 6
Descargar para leer sin conexión
www.studentyogi.com                                                                      www.studentyogi.com

         Code No: R05310402
                                                                                 Set No. 1
                III B.Tech I Semester Regular Examinations, November 2007
                                    DIGITAL IC APPLICATIONS
         ( Common to Electronics & Communication Engineering and Electronics &
                                     Instrumentation Engineering)
         Time: 3 hours                                                         Max Marks: 80
                                      Answer any FIVE Questions
                                   All Questions carry equal marks


           1. (a) What are the parameters that are necessary to de ne the electrical charac-
                    teristics of CMOS circuits? Mention the typical values of a CMOS NAND
                    gate.
               (b) Design a CMOS 4-input AND-OR-INVERT gate. Draw the logic diagram and
                    function table.                                                     [8+8]

           2. (a) Mention the DC noise margin levels of ECL 10K family.
               (b) A single pull-up resistor to +5V is used to provide a constant-1 logic source
                    to 15 di erent 74LS00 inputs. What is the maximum value of this resistor?
                    How much high state DC noise margin can be provided in this case? [6+10]

           3. (a) Write a VHDL Entity and Architecture for a 3-bit synchronous counter using
                    Flip-Flops.
               (b) Explain the use of Packages. Give the syntax and structure of a package in
                    VHDL.                                                                            [8+8]
           4. Design a logic circuit to detect prime number of a 5-bit input. Write the structural
              VHDL program for the same.                                                              [16]
           5. Design a 10 to 4 enco der with inputs 1- out of ?10 co de and outputs in BCD?
              Provide the data ow style VHDL program?                                                 [16]
           6. Write VHDL program for 1-bit comparator circuit with the input bits and equal,
              grater than and less than inputs from the previous stage and the outputs contain
              equal, greater than and less than conditions. Using this entity write VHDL program
              for 16-bit comparator using data ow style. Do not use any additional logic for this
              purpose.                                                                                [16]

           7. (a) Di erentiate between ripple counter and synchronous counter? Design a 4-bit
                     counter in both modes and estimate the propagation delay.
               (b) Design a modulo-88 counter using 74X163 Ics.                                      [8+8]
           8. (a) Explain the necessity of two-dimensional deco ding mechanism in memories.
                    Draw MOS transistor memory cell in ROM and explain the operation.
               (b) Determine the ROM size needed to realize the logic function performed by
                    74×153 and 74×139.                                                               [8+8]
www.studentyogi.com                                                                         www.studentyogi.com

         Code No: R05310402
                                                                                        Set No. 2
                III B.Tech I Semester Regular Examinations, November 2007
                                    DIGITAL IC APPLICATIONS
         ( Common to Electronics & Communication Engineering and Electronics &
                                     Instrumentation Engineering)
         Time: 3 hours                                                         Max Marks: 80
                                      Answer any FIVE Questions
                                   All Questions carry equal marks



           1. (a) Explain how to estimate sinking current for low output and sourcing current
                    for high output of CMOS gate.
               (b) Analyze the fall time of CMOS inverter output with L = 100 L = 2 5 L =
                    10 . Assume L as stable state voltage.                                          [8+8]

           2. (a) Draw the circuit diagram of basic TTL NAND gate and explain the three
                    parts with the help of functional operation.
               (b) Explain sinking current and sourcing current of TTL output. Which of the
                    above parameters decide the fan-out and how?                                    [8+8]

           3. (a) Write a VHDL Entity and Architecture for the following function?

                                                          F(x) = a b c

                    Also draw the relevant logic diagram.
               (b) Explain the use of Packages Give the syntax and structure of a package in
                    VHDL                                                                            [8+8]

           4. Design the logic circuit and write a data- ow style VHDL program for the following
              functions.

               (a) ( ) = SA,B,C,D (0 2 5 7 8 10 13 15) + (1 6 11)
               (b) ( ) = A,B,C,D (1 4 5 7 9 11 12 13 15))
                                                                                                    [8+8]

           5. With the help of logic diagram explain 74×157 multiplexer? Write the data ow
              style VHDL program for this IC?                                                       [16]

           6. Design a 24-bit comparator circuit using 74×682 ICs and discuss the functionality
              of the circuit. Also implement VHDL source co de in data ow style. [16]

           7. (a) Distinguish between latch and ip- op. Show the logic diagram for both.
                    Explain the operation with the help of function table.
               (b) Design a Mo dulo-12 ripple counter using 74×74? Write a VHDL program for
                    this logic using data ow style.                                                 [8+8]

           8. (a) Discuss how PROM, EPROM and EEPROM technologies di er from each
                    other.
www.studentyogi.com                                                                  www.studentyogi.com

         Code No: R05310402
                                                                              Set No. 2
               (b) With the help of timing waveforms, explain read and write operations of
                   SRAM.                                                                     [8+8]
www.studentyogi.com                                                                      www.studentyogi.com

         Code No: R05310402
                                                                                   Set No. 3
                III B.Tech I Semester Regular Examinations, November 2007
                                    DIGITAL IC APPLICATIONS
         ( Common to Electronics & Communication Engineering and Electronics &
                                     Instrumentation Engineering)
         Time: 3 hours                                                         Max Marks: 80
                                      Answer any FIVE Questions
                                   All Questions carry equal marks



           1. (a) Design CMOS transistor circuit for 3-input AND gate. With the help of
                    function table explain the operation of the circuit diagram.
               (b) Design a CMOS transistor circuit that has the functional behavior as

                                                    ( ) = (a + b) (b + c)(a + c)

                    Also draw the relevant circuit diagrams.                                            [8+8]

           2. (a) Explain the following terms with reference to TTL gate.
                      i. Voltage levels for logic ‘1’ & logic ‘0’
                     ii. DC Noise margin
                    iii. Low-state unit load
                    iv. High-state fan-out
               (b) Design a transistor circuit of 2-input ECL NOR gate. Explain the operation
                    with the help of function table.                                                    [8+8]

           3. Explain with an example the syntax and the function of the following VHDL state-
              ments.

               (a) Process statement
               (b) If, else and elseif statements

               (c) Case statement
               (d) Lo op statement                                                                   [4×4=16]

           4. Design a logic circuit to detect prime number of a 5-bit input. Write the structural
              VHDL program for the same.                                                                  [16]

           5. (a) It is necessary to identify the position of mechanical disk, when rotates with
                      a step of 450. Give the necessary encoding mechanism and draw the logic
                      circuit?
               (b) Using two 74×138 deco ders design a 4 to 16 decoder.                                   [16]

           6. (a) Write a VHDL program for the circuit that counts number of Ones in a 16-bit
                    register using structural style of modeling.
               (b) Design a 4×4 combinational multiplier and the write the necessary VHDL
www.studentyogi.com                                                                   www.studentyogi.com

         Code No: R05310402
                                                                              Set No. 3
           7. Show the logic diagram of 74×175 IC and write VHDL program for this IC in data
                ow style. Using this entity develop the program for 16-bit register and show the
               corresponding circuit also explain how the register is cleared? [16]

           8. (a) Draw the basic cell structure of Dynamic RAM. What is the necessity of
                    refresh cycle? Explain the timing requirements of refresh operation.
               (b) Discuss in detail ROM access mechanism with the help of timing waveforms.
                                                                                                   [8+8]
www.studentyogi.com                                                                      www.studentyogi.com

         Code No: R05310402
                                                                                 Set No. 4
                III B.Tech I Semester Regular Examinations, November 2007
                                    DIGITAL IC APPLICATIONS
         ( Common to Electronics & Communication Engineering and Electronics &
                                     Instrumentation Engineering)
         Time: 3 hours                                                         Max Marks: 80
                                      Answer any FIVE Questions
                                   All Questions carry equal marks


           1. (a) Design CMOS transistor circuit for 3-input AND gate. With the help of
                    function table explain the operation of the circuit diagram.
               (b) Design a CMOS transistor circuit that has the functional behavior as
                                                ( ) = (a + b) (b + c)(a + c)
                    Also draw the relevant circuit diagrams.                                         [8+8]
           2. (a) Design a transistor circuit of 2-input ECL NOR gate. Explain the operation
                    with the help of function table.
               (b) A single pull-up resistor to +5V is used to provide a constant-1 logic source
                    to 15 di erent 74LS00 inputs. What is the maximum value of this resistor?
                    How much high state DC noise margin can be provided in this case? [8+8]

           3. (a) Explain the various data types supported by VHDL. Give the necessary ex-
                    amples.
               (b) Discuss the case statement and its use in the VHDL program. [8+8]
           4. Design a logic circuit to detect prime number of a 5-bit input. Write the structural
              VHDL program for the same.                                                              [16]

           5. Design a two-digit BCD adder with logic gates. Using this logic write the VHDL
              program. In structural style of modeling.                                              [8+8]
           6. Design a combinational logic circuit that counts the number of ones in a 24-bit
              register. Write a VHDL program for the same using structural style or modeling.
                                                                                                      [16]
           7. (a) Draw the logic diagram of 74×163 binary counter and explain its operation.
               (b) Design a modulo-100 counter using two 74×163 binary counters? [8+8]
           8. (a) Design an 8×4 diode ROM using 74×138 for the following data starting from
                    the rst location.
                                                  6901
               (b) How many ROM bits are required to build a 16-bit adder/subtractor with
                    mode control, carry input, carry output and two’s complement over ow out-
                    put. Show the block schematic with all inputs and outputs. [8+8]

Más contenido relacionado

La actualidad más candente

Iaetsd implementation of power efficient iterative logarithmic multiplier usi...
Iaetsd implementation of power efficient iterative logarithmic multiplier usi...Iaetsd implementation of power efficient iterative logarithmic multiplier usi...
Iaetsd implementation of power efficient iterative logarithmic multiplier usi...Iaetsd Iaetsd
 
All Pair Shortest Path Algorithm – Parallel Implementation and Analysis
All Pair Shortest Path Algorithm – Parallel Implementation and AnalysisAll Pair Shortest Path Algorithm – Parallel Implementation and Analysis
All Pair Shortest Path Algorithm – Parallel Implementation and AnalysisInderjeet Singh
 
SOLUTION MANUAL OF COMPUTER ORGANIZATION BY CARL HAMACHER, ZVONKO VRANESIC & ...
SOLUTION MANUAL OF COMPUTER ORGANIZATION BY CARL HAMACHER, ZVONKO VRANESIC & ...SOLUTION MANUAL OF COMPUTER ORGANIZATION BY CARL HAMACHER, ZVONKO VRANESIC & ...
SOLUTION MANUAL OF COMPUTER ORGANIZATION BY CARL HAMACHER, ZVONKO VRANESIC & ...vtunotesbysree
 
Hardware Implementations of RS Decoding Algorithm for Multi-Gb/s Communicatio...
Hardware Implementations of RS Decoding Algorithm for Multi-Gb/s Communicatio...Hardware Implementations of RS Decoding Algorithm for Multi-Gb/s Communicatio...
Hardware Implementations of RS Decoding Algorithm for Multi-Gb/s Communicatio...RSIS International
 
High-Level Synthesis with GAUT
High-Level Synthesis with GAUTHigh-Level Synthesis with GAUT
High-Level Synthesis with GAUTAdaCore
 
Performance Study of RS (255, 239) and RS (255.233) Used Respectively in DVB-...
Performance Study of RS (255, 239) and RS (255.233) Used Respectively in DVB-...Performance Study of RS (255, 239) and RS (255.233) Used Respectively in DVB-...
Performance Study of RS (255, 239) and RS (255.233) Used Respectively in DVB-...IJERA Editor
 
A Novel Design of 4 Bit Johnson Counter Using Reversible Logic Gates
A Novel Design of 4 Bit Johnson Counter Using Reversible Logic GatesA Novel Design of 4 Bit Johnson Counter Using Reversible Logic Gates
A Novel Design of 4 Bit Johnson Counter Using Reversible Logic Gatesijsrd.com
 
Pilot induced cyclostationarity based method for dvb system identification
Pilot induced cyclostationarity based method for dvb system identificationPilot induced cyclostationarity based method for dvb system identification
Pilot induced cyclostationarity based method for dvb system identificationiaemedu
 
An ElGamal Encryption Scheme of Adjacency Matrix and Finite Machines
An ElGamal Encryption Scheme of Adjacency Matrix and Finite MachinesAn ElGamal Encryption Scheme of Adjacency Matrix and Finite Machines
An ElGamal Encryption Scheme of Adjacency Matrix and Finite MachinesComputer Science Journals
 
Design and implementation of log domain decoder
Design and implementation of log domain decoder Design and implementation of log domain decoder
Design and implementation of log domain decoder IJECEIAES
 
1 Telecommunication Switching Systems And Networks
1 Telecommunication Switching Systems And Networks1 Telecommunication Switching Systems And Networks
1 Telecommunication Switching Systems And Networksguestd436758
 
Implementation of Energy Efficient Scalar Point Multiplication Techniques for...
Implementation of Energy Efficient Scalar Point Multiplication Techniques for...Implementation of Energy Efficient Scalar Point Multiplication Techniques for...
Implementation of Energy Efficient Scalar Point Multiplication Techniques for...idescitation
 
Optimizedfeedforwardnetworkofcnnwithxnorv5 180321130759
Optimizedfeedforwardnetworkofcnnwithxnorv5 180321130759Optimizedfeedforwardnetworkofcnnwithxnorv5 180321130759
Optimizedfeedforwardnetworkofcnnwithxnorv5 180321130759Vandna Sambyal
 
FPGA based BCH Decoder
FPGA based BCH DecoderFPGA based BCH Decoder
FPGA based BCH Decoderijsrd.com
 
8086 labmanual
8086 labmanual8086 labmanual
8086 labmanualiravi9
 

La actualidad más candente (18)

Iaetsd implementation of power efficient iterative logarithmic multiplier usi...
Iaetsd implementation of power efficient iterative logarithmic multiplier usi...Iaetsd implementation of power efficient iterative logarithmic multiplier usi...
Iaetsd implementation of power efficient iterative logarithmic multiplier usi...
 
All Pair Shortest Path Algorithm – Parallel Implementation and Analysis
All Pair Shortest Path Algorithm – Parallel Implementation and AnalysisAll Pair Shortest Path Algorithm – Parallel Implementation and Analysis
All Pair Shortest Path Algorithm – Parallel Implementation and Analysis
 
Bt32444450
Bt32444450Bt32444450
Bt32444450
 
SOLUTION MANUAL OF COMPUTER ORGANIZATION BY CARL HAMACHER, ZVONKO VRANESIC & ...
SOLUTION MANUAL OF COMPUTER ORGANIZATION BY CARL HAMACHER, ZVONKO VRANESIC & ...SOLUTION MANUAL OF COMPUTER ORGANIZATION BY CARL HAMACHER, ZVONKO VRANESIC & ...
SOLUTION MANUAL OF COMPUTER ORGANIZATION BY CARL HAMACHER, ZVONKO VRANESIC & ...
 
Hardware Implementations of RS Decoding Algorithm for Multi-Gb/s Communicatio...
Hardware Implementations of RS Decoding Algorithm for Multi-Gb/s Communicatio...Hardware Implementations of RS Decoding Algorithm for Multi-Gb/s Communicatio...
Hardware Implementations of RS Decoding Algorithm for Multi-Gb/s Communicatio...
 
High-Level Synthesis with GAUT
High-Level Synthesis with GAUTHigh-Level Synthesis with GAUT
High-Level Synthesis with GAUT
 
Performance Study of RS (255, 239) and RS (255.233) Used Respectively in DVB-...
Performance Study of RS (255, 239) and RS (255.233) Used Respectively in DVB-...Performance Study of RS (255, 239) and RS (255.233) Used Respectively in DVB-...
Performance Study of RS (255, 239) and RS (255.233) Used Respectively in DVB-...
 
Optimized feedforward network of cnn with xnor v5
Optimized feedforward network of cnn with xnor v5Optimized feedforward network of cnn with xnor v5
Optimized feedforward network of cnn with xnor v5
 
A Novel Design of 4 Bit Johnson Counter Using Reversible Logic Gates
A Novel Design of 4 Bit Johnson Counter Using Reversible Logic GatesA Novel Design of 4 Bit Johnson Counter Using Reversible Logic Gates
A Novel Design of 4 Bit Johnson Counter Using Reversible Logic Gates
 
Pilot induced cyclostationarity based method for dvb system identification
Pilot induced cyclostationarity based method for dvb system identificationPilot induced cyclostationarity based method for dvb system identification
Pilot induced cyclostationarity based method for dvb system identification
 
Review_Cibe Sridharan
Review_Cibe SridharanReview_Cibe Sridharan
Review_Cibe Sridharan
 
An ElGamal Encryption Scheme of Adjacency Matrix and Finite Machines
An ElGamal Encryption Scheme of Adjacency Matrix and Finite MachinesAn ElGamal Encryption Scheme of Adjacency Matrix and Finite Machines
An ElGamal Encryption Scheme of Adjacency Matrix and Finite Machines
 
Design and implementation of log domain decoder
Design and implementation of log domain decoder Design and implementation of log domain decoder
Design and implementation of log domain decoder
 
1 Telecommunication Switching Systems And Networks
1 Telecommunication Switching Systems And Networks1 Telecommunication Switching Systems And Networks
1 Telecommunication Switching Systems And Networks
 
Implementation of Energy Efficient Scalar Point Multiplication Techniques for...
Implementation of Energy Efficient Scalar Point Multiplication Techniques for...Implementation of Energy Efficient Scalar Point Multiplication Techniques for...
Implementation of Energy Efficient Scalar Point Multiplication Techniques for...
 
Optimizedfeedforwardnetworkofcnnwithxnorv5 180321130759
Optimizedfeedforwardnetworkofcnnwithxnorv5 180321130759Optimizedfeedforwardnetworkofcnnwithxnorv5 180321130759
Optimizedfeedforwardnetworkofcnnwithxnorv5 180321130759
 
FPGA based BCH Decoder
FPGA based BCH DecoderFPGA based BCH Decoder
FPGA based BCH Decoder
 
8086 labmanual
8086 labmanual8086 labmanual
8086 labmanual
 

Destacado

Embedded Systems Jntu Model Paper{Www.Studentyogi.Com}
Embedded Systems Jntu Model Paper{Www.Studentyogi.Com}Embedded Systems Jntu Model Paper{Www.Studentyogi.Com}
Embedded Systems Jntu Model Paper{Www.Studentyogi.Com}guest3f9c6b
 
Electromagneticwavesandtransmissionlines Jntu Model Paper{Www.Studentyogi.Com}
Electromagneticwavesandtransmissionlines Jntu Model Paper{Www.Studentyogi.Com}Electromagneticwavesandtransmissionlines Jntu Model Paper{Www.Studentyogi.Com}
Electromagneticwavesandtransmissionlines Jntu Model Paper{Www.Studentyogi.Com}guest3f9c6b
 
Electrical Circuits Analysis Jntu Model Paper{Www.Studentyogi.Com}
Electrical Circuits Analysis Jntu Model Paper{Www.Studentyogi.Com}Electrical Circuits Analysis Jntu Model Paper{Www.Studentyogi.Com}
Electrical Circuits Analysis Jntu Model Paper{Www.Studentyogi.Com}guest3f9c6b
 
Electrical Technology Jntu Model Paper{Www.Studentyogi.Com}
Electrical Technology Jntu Model Paper{Www.Studentyogi.Com}Electrical Technology Jntu Model Paper{Www.Studentyogi.Com}
Electrical Technology Jntu Model Paper{Www.Studentyogi.Com}guest3f9c6b
 
Electrical Machines Ii Jntu Model Paper{Www.Studentyogi.Com}
Electrical Machines Ii Jntu Model Paper{Www.Studentyogi.Com}Electrical Machines Ii Jntu Model Paper{Www.Studentyogi.Com}
Electrical Machines Ii Jntu Model Paper{Www.Studentyogi.Com}guest3f9c6b
 
Engineering Chemistry Jntu Model Paper{Www.Studentyogi.Com}
Engineering Chemistry Jntu Model Paper{Www.Studentyogi.Com}Engineering Chemistry Jntu Model Paper{Www.Studentyogi.Com}
Engineering Chemistry Jntu Model Paper{Www.Studentyogi.Com}guest3f9c6b
 
Engineering Chemistry 1 Jntu Model Paper{Www.Studentyogi.Com}
Engineering Chemistry 1 Jntu Model Paper{Www.Studentyogi.Com}Engineering Chemistry 1 Jntu Model Paper{Www.Studentyogi.Com}
Engineering Chemistry 1 Jntu Model Paper{Www.Studentyogi.Com}guest3f9c6b
 
Linear Ic Applications Jntu Model Paper{Www.Studentyogi.Com}
Linear Ic Applications Jntu Model Paper{Www.Studentyogi.Com}Linear Ic Applications Jntu Model Paper{Www.Studentyogi.Com}
Linear Ic Applications Jntu Model Paper{Www.Studentyogi.Com}guest3f9c6b
 
Mass Transfer Operations I Jntu Model Paper{Www.Studentyogi.Com}
Mass Transfer Operations I Jntu Model Paper{Www.Studentyogi.Com}Mass Transfer Operations I Jntu Model Paper{Www.Studentyogi.Com}
Mass Transfer Operations I Jntu Model Paper{Www.Studentyogi.Com}guest3f9c6b
 

Destacado (10)

Embedded Systems Jntu Model Paper{Www.Studentyogi.Com}
Embedded Systems Jntu Model Paper{Www.Studentyogi.Com}Embedded Systems Jntu Model Paper{Www.Studentyogi.Com}
Embedded Systems Jntu Model Paper{Www.Studentyogi.Com}
 
Electromagneticwavesandtransmissionlines Jntu Model Paper{Www.Studentyogi.Com}
Electromagneticwavesandtransmissionlines Jntu Model Paper{Www.Studentyogi.Com}Electromagneticwavesandtransmissionlines Jntu Model Paper{Www.Studentyogi.Com}
Electromagneticwavesandtransmissionlines Jntu Model Paper{Www.Studentyogi.Com}
 
Electrical Circuits Analysis Jntu Model Paper{Www.Studentyogi.Com}
Electrical Circuits Analysis Jntu Model Paper{Www.Studentyogi.Com}Electrical Circuits Analysis Jntu Model Paper{Www.Studentyogi.Com}
Electrical Circuits Analysis Jntu Model Paper{Www.Studentyogi.Com}
 
Electrical Technology Jntu Model Paper{Www.Studentyogi.Com}
Electrical Technology Jntu Model Paper{Www.Studentyogi.Com}Electrical Technology Jntu Model Paper{Www.Studentyogi.Com}
Electrical Technology Jntu Model Paper{Www.Studentyogi.Com}
 
Electrical Machines Ii Jntu Model Paper{Www.Studentyogi.Com}
Electrical Machines Ii Jntu Model Paper{Www.Studentyogi.Com}Electrical Machines Ii Jntu Model Paper{Www.Studentyogi.Com}
Electrical Machines Ii Jntu Model Paper{Www.Studentyogi.Com}
 
Engineering Chemistry Jntu Model Paper{Www.Studentyogi.Com}
Engineering Chemistry Jntu Model Paper{Www.Studentyogi.Com}Engineering Chemistry Jntu Model Paper{Www.Studentyogi.Com}
Engineering Chemistry Jntu Model Paper{Www.Studentyogi.Com}
 
Engineering Chemistry 1 Jntu Model Paper{Www.Studentyogi.Com}
Engineering Chemistry 1 Jntu Model Paper{Www.Studentyogi.Com}Engineering Chemistry 1 Jntu Model Paper{Www.Studentyogi.Com}
Engineering Chemistry 1 Jntu Model Paper{Www.Studentyogi.Com}
 
Linear Ic Applications Jntu Model Paper{Www.Studentyogi.Com}
Linear Ic Applications Jntu Model Paper{Www.Studentyogi.Com}Linear Ic Applications Jntu Model Paper{Www.Studentyogi.Com}
Linear Ic Applications Jntu Model Paper{Www.Studentyogi.Com}
 
Mass Transfer Operations I Jntu Model Paper{Www.Studentyogi.Com}
Mass Transfer Operations I Jntu Model Paper{Www.Studentyogi.Com}Mass Transfer Operations I Jntu Model Paper{Www.Studentyogi.Com}
Mass Transfer Operations I Jntu Model Paper{Www.Studentyogi.Com}
 
Programs of VHDL
Programs of VHDLPrograms of VHDL
Programs of VHDL
 

Similar a Digital Ic Applications Jntu Model Paper{Www.Studentyogi.Com}

Embedded Systems Jntu Model Paper{Www.Studentyogi.Com}
Embedded Systems Jntu Model Paper{Www.Studentyogi.Com}Embedded Systems Jntu Model Paper{Www.Studentyogi.Com}
Embedded Systems Jntu Model Paper{Www.Studentyogi.Com}guest3f9c6b
 
Computer Organization Jntu Model Paper{Www.Studentyogi.Com}
Computer Organization Jntu Model Paper{Www.Studentyogi.Com}Computer Organization Jntu Model Paper{Www.Studentyogi.Com}
Computer Organization Jntu Model Paper{Www.Studentyogi.Com}guest3f9c6b
 
M I C R O P R O C E S S O R S A N D I N T E R F A C I N G J N T U M O D E...
M I C R O P R O C E S S O R S  A N D  I N T E R F A C I N G  J N T U  M O D E...M I C R O P R O C E S S O R S  A N D  I N T E R F A C I N G  J N T U  M O D E...
M I C R O P R O C E S S O R S A N D I N T E R F A C I N G J N T U M O D E...guest3f9c6b
 
1 Telecommunication Switching Systems And Networks
1 Telecommunication Switching Systems And Networks1 Telecommunication Switching Systems And Networks
1 Telecommunication Switching Systems And Networksguestac67362
 
C O M P U T E R G R A P H I C S J N T U M O D E L P A P E R{Www
C O M P U T E R  G R A P H I C S  J N T U  M O D E L  P A P E R{WwwC O M P U T E R  G R A P H I C S  J N T U  M O D E L  P A P E R{Www
C O M P U T E R G R A P H I C S J N T U M O D E L P A P E R{Wwwguest3f9c6b
 
Computer Graphics Jntu Model Paper{Www.Studentyogi.Com}
Computer Graphics Jntu Model Paper{Www.Studentyogi.Com}Computer Graphics Jntu Model Paper{Www.Studentyogi.Com}
Computer Graphics Jntu Model Paper{Www.Studentyogi.Com}guest3f9c6b
 
05322201 Microprocessors And Microcontrollers Set1
05322201 Microprocessors And Microcontrollers Set105322201 Microprocessors And Microcontrollers Set1
05322201 Microprocessors And Microcontrollers Set1guestd436758
 
05322201 Microprocessors And Microcontrollers Set1
05322201 Microprocessors And Microcontrollers Set105322201 Microprocessors And Microcontrollers Set1
05322201 Microprocessors And Microcontrollers Set1guestac67362
 
Computer Networks Jntu Model Paper{Www.Studentyogi.Com}
Computer Networks Jntu Model Paper{Www.Studentyogi.Com}Computer Networks Jntu Model Paper{Www.Studentyogi.Com}
Computer Networks Jntu Model Paper{Www.Studentyogi.Com}guest3f9c6b
 
C O M P U T E R N E T W O R K S J N T U M O D E L P A P E R{Www
C O M P U T E R  N E T W O R K S  J N T U  M O D E L  P A P E R{WwwC O M P U T E R  N E T W O R K S  J N T U  M O D E L  P A P E R{Www
C O M P U T E R N E T W O R K S J N T U M O D E L P A P E R{Wwwguest3f9c6b
 
Linear and digital ic applications Jntu Model Paper{Www.Studentyogi.Com}
Linear and digital ic applications Jntu Model Paper{Www.Studentyogi.Com}Linear and digital ic applications Jntu Model Paper{Www.Studentyogi.Com}
Linear and digital ic applications Jntu Model Paper{Www.Studentyogi.Com}guest3f9c6b
 
Microcontrollers 80 Marks Sample Question Paper
Microcontrollers   80 Marks Sample Question PaperMicrocontrollers   80 Marks Sample Question Paper
Microcontrollers 80 Marks Sample Question Paperprathik
 
Microcontrollers 80 Marks Sample Question Paper
Microcontrollers   80 Marks Sample Question PaperMicrocontrollers   80 Marks Sample Question Paper
Microcontrollers 80 Marks Sample Question Paperprathik
 
Keynote (Mike Muller) - Is There Anything New in Heterogeneous Computing - by...
Keynote (Mike Muller) - Is There Anything New in Heterogeneous Computing - by...Keynote (Mike Muller) - Is There Anything New in Heterogeneous Computing - by...
Keynote (Mike Muller) - Is There Anything New in Heterogeneous Computing - by...AMD Developer Central
 
410402 Electronic Measurements And Instrumentation
410402 Electronic Measurements And Instrumentation410402 Electronic Measurements And Instrumentation
410402 Electronic Measurements And Instrumentationguestac67362
 
A109210503 digitallogicdesign1
A109210503 digitallogicdesign1A109210503 digitallogicdesign1
A109210503 digitallogicdesign1jntuworld
 

Similar a Digital Ic Applications Jntu Model Paper{Www.Studentyogi.Com} (20)

Embedded Systems Jntu Model Paper{Www.Studentyogi.Com}
Embedded Systems Jntu Model Paper{Www.Studentyogi.Com}Embedded Systems Jntu Model Paper{Www.Studentyogi.Com}
Embedded Systems Jntu Model Paper{Www.Studentyogi.Com}
 
C g.2010 supply
C g.2010 supplyC g.2010 supply
C g.2010 supply
 
Computer Organization Jntu Model Paper{Www.Studentyogi.Com}
Computer Organization Jntu Model Paper{Www.Studentyogi.Com}Computer Organization Jntu Model Paper{Www.Studentyogi.Com}
Computer Organization Jntu Model Paper{Www.Studentyogi.Com}
 
M I C R O P R O C E S S O R S A N D I N T E R F A C I N G J N T U M O D E...
M I C R O P R O C E S S O R S  A N D  I N T E R F A C I N G  J N T U  M O D E...M I C R O P R O C E S S O R S  A N D  I N T E R F A C I N G  J N T U  M O D E...
M I C R O P R O C E S S O R S A N D I N T E R F A C I N G J N T U M O D E...
 
8th Semester Computer Science (2013-June) Question Papers
8th Semester Computer Science (2013-June) Question Papers8th Semester Computer Science (2013-June) Question Papers
8th Semester Computer Science (2013-June) Question Papers
 
1 Telecommunication Switching Systems And Networks
1 Telecommunication Switching Systems And Networks1 Telecommunication Switching Systems And Networks
1 Telecommunication Switching Systems And Networks
 
C O M P U T E R G R A P H I C S J N T U M O D E L P A P E R{Www
C O M P U T E R  G R A P H I C S  J N T U  M O D E L  P A P E R{WwwC O M P U T E R  G R A P H I C S  J N T U  M O D E L  P A P E R{Www
C O M P U T E R G R A P H I C S J N T U M O D E L P A P E R{Www
 
Computer Graphics Jntu Model Paper{Www.Studentyogi.Com}
Computer Graphics Jntu Model Paper{Www.Studentyogi.Com}Computer Graphics Jntu Model Paper{Www.Studentyogi.Com}
Computer Graphics Jntu Model Paper{Www.Studentyogi.Com}
 
05322201 Microprocessors And Microcontrollers Set1
05322201 Microprocessors And Microcontrollers Set105322201 Microprocessors And Microcontrollers Set1
05322201 Microprocessors And Microcontrollers Set1
 
05322201 Microprocessors And Microcontrollers Set1
05322201 Microprocessors And Microcontrollers Set105322201 Microprocessors And Microcontrollers Set1
05322201 Microprocessors And Microcontrollers Set1
 
Computer Networks Jntu Model Paper{Www.Studentyogi.Com}
Computer Networks Jntu Model Paper{Www.Studentyogi.Com}Computer Networks Jntu Model Paper{Www.Studentyogi.Com}
Computer Networks Jntu Model Paper{Www.Studentyogi.Com}
 
C O M P U T E R N E T W O R K S J N T U M O D E L P A P E R{Www
C O M P U T E R  N E T W O R K S  J N T U  M O D E L  P A P E R{WwwC O M P U T E R  N E T W O R K S  J N T U  M O D E L  P A P E R{Www
C O M P U T E R N E T W O R K S J N T U M O D E L P A P E R{Www
 
7th Semester (June; July-2015) Computer Science and Information Science Engin...
7th Semester (June; July-2015) Computer Science and Information Science Engin...7th Semester (June; July-2015) Computer Science and Information Science Engin...
7th Semester (June; July-2015) Computer Science and Information Science Engin...
 
Linear and digital ic applications Jntu Model Paper{Www.Studentyogi.Com}
Linear and digital ic applications Jntu Model Paper{Www.Studentyogi.Com}Linear and digital ic applications Jntu Model Paper{Www.Studentyogi.Com}
Linear and digital ic applications Jntu Model Paper{Www.Studentyogi.Com}
 
Microcontrollers 80 Marks Sample Question Paper
Microcontrollers   80 Marks Sample Question PaperMicrocontrollers   80 Marks Sample Question Paper
Microcontrollers 80 Marks Sample Question Paper
 
Microcontrollers 80 Marks Sample Question Paper
Microcontrollers   80 Marks Sample Question PaperMicrocontrollers   80 Marks Sample Question Paper
Microcontrollers 80 Marks Sample Question Paper
 
1st Semester M Tech Computer Science and Engg (Dec-2013) Question Papers
1st Semester M Tech Computer Science and Engg  (Dec-2013) Question Papers 1st Semester M Tech Computer Science and Engg  (Dec-2013) Question Papers
1st Semester M Tech Computer Science and Engg (Dec-2013) Question Papers
 
Keynote (Mike Muller) - Is There Anything New in Heterogeneous Computing - by...
Keynote (Mike Muller) - Is There Anything New in Heterogeneous Computing - by...Keynote (Mike Muller) - Is There Anything New in Heterogeneous Computing - by...
Keynote (Mike Muller) - Is There Anything New in Heterogeneous Computing - by...
 
410402 Electronic Measurements And Instrumentation
410402 Electronic Measurements And Instrumentation410402 Electronic Measurements And Instrumentation
410402 Electronic Measurements And Instrumentation
 
A109210503 digitallogicdesign1
A109210503 digitallogicdesign1A109210503 digitallogicdesign1
A109210503 digitallogicdesign1
 

Más de guest3f9c6b

English Jntu Model Paper{Www.Studentyogi.Com}
English Jntu Model Paper{Www.Studentyogi.Com}English Jntu Model Paper{Www.Studentyogi.Com}
English Jntu Model Paper{Www.Studentyogi.Com}guest3f9c6b
 
Emwavesandtransmission Lines Jntu Model Paper{Www.Studentyogi.Com}
Emwavesandtransmission Lines Jntu Model Paper{Www.Studentyogi.Com}Emwavesandtransmission Lines Jntu Model Paper{Www.Studentyogi.Com}
Emwavesandtransmission Lines Jntu Model Paper{Www.Studentyogi.Com}guest3f9c6b
 
Electronic Devices And Circuits Jntu Model Paper{Www.Studentyogi.Com}
Electronic Devices And Circuits Jntu Model Paper{Www.Studentyogi.Com}Electronic Devices And Circuits Jntu Model Paper{Www.Studentyogi.Com}
Electronic Devices And Circuits Jntu Model Paper{Www.Studentyogi.Com}guest3f9c6b
 
Electrical Measurements Jntu Model Paper{Www.Studentyogi.Com}
Electrical Measurements Jntu Model Paper{Www.Studentyogi.Com}Electrical Measurements Jntu Model Paper{Www.Studentyogi.Com}
Electrical Measurements Jntu Model Paper{Www.Studentyogi.Com}guest3f9c6b
 
Electrical Machines Iii Jntu Model Paper{Www.Studentyogi.Com}
Electrical Machines Iii Jntu Model Paper{Www.Studentyogi.Com}Electrical Machines Iii Jntu Model Paper{Www.Studentyogi.Com}
Electrical Machines Iii Jntu Model Paper{Www.Studentyogi.Com}guest3f9c6b
 
Digital Control Systems Jntu Model Paper{Www.Studentyogi.Com}
Digital Control Systems Jntu Model Paper{Www.Studentyogi.Com}Digital Control Systems Jntu Model Paper{Www.Studentyogi.Com}
Digital Control Systems Jntu Model Paper{Www.Studentyogi.Com}guest3f9c6b
 
Designofmachinemembers I Jntu Model Paper{Www.Studentyogi.Com}
Designofmachinemembers I Jntu Model Paper{Www.Studentyogi.Com}Designofmachinemembers I Jntu Model Paper{Www.Studentyogi.Com}
Designofmachinemembers I Jntu Model Paper{Www.Studentyogi.Com}guest3f9c6b
 
Digital Communications Jntu Model Paper{Www.Studentyogi.Com}
Digital Communications Jntu Model Paper{Www.Studentyogi.Com}Digital Communications Jntu Model Paper{Www.Studentyogi.Com}
Digital Communications Jntu Model Paper{Www.Studentyogi.Com}guest3f9c6b
 
Databasemanagementsystems Jntu Model Paper{Www.Studentyogi.Com}
Databasemanagementsystems Jntu Model Paper{Www.Studentyogi.Com}Databasemanagementsystems Jntu Model Paper{Www.Studentyogi.Com}
Databasemanagementsystems Jntu Model Paper{Www.Studentyogi.Com}guest3f9c6b
 
Decision Support Systems Jntu Model Paper{Www.Studentyogi.Com}
Decision Support Systems Jntu Model Paper{Www.Studentyogi.Com}Decision Support Systems Jntu Model Paper{Www.Studentyogi.Com}
Decision Support Systems Jntu Model Paper{Www.Studentyogi.Com}guest3f9c6b
 
Control Systems Jntu Model Paper{Www.Studentyogi.Com}
Control Systems Jntu Model Paper{Www.Studentyogi.Com}Control Systems Jntu Model Paper{Www.Studentyogi.Com}
Control Systems Jntu Model Paper{Www.Studentyogi.Com}guest3f9c6b
 
Computer Programming Jntu Model Paper{Www.Studentyogi.Com}
Computer Programming Jntu Model Paper{Www.Studentyogi.Com}Computer Programming Jntu Model Paper{Www.Studentyogi.Com}
Computer Programming Jntu Model Paper{Www.Studentyogi.Com}guest3f9c6b
 
Computerapplicationinchemicalengineering Jntu Model Paper{Www.Studentyogi.Com}
Computerapplicationinchemicalengineering Jntu Model Paper{Www.Studentyogi.Com}Computerapplicationinchemicalengineering Jntu Model Paper{Www.Studentyogi.Com}
Computerapplicationinchemicalengineering Jntu Model Paper{Www.Studentyogi.Com}guest3f9c6b
 
Client Server Computing Jntu Model Paper{Www.Studentyogi.Com}
Client  Server Computing Jntu Model Paper{Www.Studentyogi.Com}Client  Server Computing Jntu Model Paper{Www.Studentyogi.Com}
Client Server Computing Jntu Model Paper{Www.Studentyogi.Com}guest3f9c6b
 
Cellular And Mobile Communications Supplementary [ 2007 ] Jntu Model Paper{...
Cellular And Mobile Communications   Supplementary [ 2007 ] Jntu Model Paper{...Cellular And Mobile Communications   Supplementary [ 2007 ] Jntu Model Paper{...
Cellular And Mobile Communications Supplementary [ 2007 ] Jntu Model Paper{...guest3f9c6b
 
Chemicalreactionengineering I Jntu Model Paper{Www.Studentyogi.Com}
Chemicalreactionengineering I Jntu Model Paper{Www.Studentyogi.Com}Chemicalreactionengineering I Jntu Model Paper{Www.Studentyogi.Com}
Chemicalreactionengineering I Jntu Model Paper{Www.Studentyogi.Com}guest3f9c6b
 
Chemicalengineeringthermodynamics I Jntu Btech 2008 Jntu Model Paper{Www.Stud...
Chemicalengineeringthermodynamics I Jntu Btech 2008 Jntu Model Paper{Www.Stud...Chemicalengineeringthermodynamics I Jntu Btech 2008 Jntu Model Paper{Www.Stud...
Chemicalengineeringthermodynamics I Jntu Btech 2008 Jntu Model Paper{Www.Stud...guest3f9c6b
 
Chemical Technology Jntu Model Paper{Www.Studentyogi.Com}
Chemical Technology Jntu Model Paper{Www.Studentyogi.Com}Chemical Technology Jntu Model Paper{Www.Studentyogi.Com}
Chemical Technology Jntu Model Paper{Www.Studentyogi.Com}guest3f9c6b
 

Más de guest3f9c6b (18)

English Jntu Model Paper{Www.Studentyogi.Com}
English Jntu Model Paper{Www.Studentyogi.Com}English Jntu Model Paper{Www.Studentyogi.Com}
English Jntu Model Paper{Www.Studentyogi.Com}
 
Emwavesandtransmission Lines Jntu Model Paper{Www.Studentyogi.Com}
Emwavesandtransmission Lines Jntu Model Paper{Www.Studentyogi.Com}Emwavesandtransmission Lines Jntu Model Paper{Www.Studentyogi.Com}
Emwavesandtransmission Lines Jntu Model Paper{Www.Studentyogi.Com}
 
Electronic Devices And Circuits Jntu Model Paper{Www.Studentyogi.Com}
Electronic Devices And Circuits Jntu Model Paper{Www.Studentyogi.Com}Electronic Devices And Circuits Jntu Model Paper{Www.Studentyogi.Com}
Electronic Devices And Circuits Jntu Model Paper{Www.Studentyogi.Com}
 
Electrical Measurements Jntu Model Paper{Www.Studentyogi.Com}
Electrical Measurements Jntu Model Paper{Www.Studentyogi.Com}Electrical Measurements Jntu Model Paper{Www.Studentyogi.Com}
Electrical Measurements Jntu Model Paper{Www.Studentyogi.Com}
 
Electrical Machines Iii Jntu Model Paper{Www.Studentyogi.Com}
Electrical Machines Iii Jntu Model Paper{Www.Studentyogi.Com}Electrical Machines Iii Jntu Model Paper{Www.Studentyogi.Com}
Electrical Machines Iii Jntu Model Paper{Www.Studentyogi.Com}
 
Digital Control Systems Jntu Model Paper{Www.Studentyogi.Com}
Digital Control Systems Jntu Model Paper{Www.Studentyogi.Com}Digital Control Systems Jntu Model Paper{Www.Studentyogi.Com}
Digital Control Systems Jntu Model Paper{Www.Studentyogi.Com}
 
Designofmachinemembers I Jntu Model Paper{Www.Studentyogi.Com}
Designofmachinemembers I Jntu Model Paper{Www.Studentyogi.Com}Designofmachinemembers I Jntu Model Paper{Www.Studentyogi.Com}
Designofmachinemembers I Jntu Model Paper{Www.Studentyogi.Com}
 
Digital Communications Jntu Model Paper{Www.Studentyogi.Com}
Digital Communications Jntu Model Paper{Www.Studentyogi.Com}Digital Communications Jntu Model Paper{Www.Studentyogi.Com}
Digital Communications Jntu Model Paper{Www.Studentyogi.Com}
 
Databasemanagementsystems Jntu Model Paper{Www.Studentyogi.Com}
Databasemanagementsystems Jntu Model Paper{Www.Studentyogi.Com}Databasemanagementsystems Jntu Model Paper{Www.Studentyogi.Com}
Databasemanagementsystems Jntu Model Paper{Www.Studentyogi.Com}
 
Decision Support Systems Jntu Model Paper{Www.Studentyogi.Com}
Decision Support Systems Jntu Model Paper{Www.Studentyogi.Com}Decision Support Systems Jntu Model Paper{Www.Studentyogi.Com}
Decision Support Systems Jntu Model Paper{Www.Studentyogi.Com}
 
Control Systems Jntu Model Paper{Www.Studentyogi.Com}
Control Systems Jntu Model Paper{Www.Studentyogi.Com}Control Systems Jntu Model Paper{Www.Studentyogi.Com}
Control Systems Jntu Model Paper{Www.Studentyogi.Com}
 
Computer Programming Jntu Model Paper{Www.Studentyogi.Com}
Computer Programming Jntu Model Paper{Www.Studentyogi.Com}Computer Programming Jntu Model Paper{Www.Studentyogi.Com}
Computer Programming Jntu Model Paper{Www.Studentyogi.Com}
 
Computerapplicationinchemicalengineering Jntu Model Paper{Www.Studentyogi.Com}
Computerapplicationinchemicalengineering Jntu Model Paper{Www.Studentyogi.Com}Computerapplicationinchemicalengineering Jntu Model Paper{Www.Studentyogi.Com}
Computerapplicationinchemicalengineering Jntu Model Paper{Www.Studentyogi.Com}
 
Client Server Computing Jntu Model Paper{Www.Studentyogi.Com}
Client  Server Computing Jntu Model Paper{Www.Studentyogi.Com}Client  Server Computing Jntu Model Paper{Www.Studentyogi.Com}
Client Server Computing Jntu Model Paper{Www.Studentyogi.Com}
 
Cellular And Mobile Communications Supplementary [ 2007 ] Jntu Model Paper{...
Cellular And Mobile Communications   Supplementary [ 2007 ] Jntu Model Paper{...Cellular And Mobile Communications   Supplementary [ 2007 ] Jntu Model Paper{...
Cellular And Mobile Communications Supplementary [ 2007 ] Jntu Model Paper{...
 
Chemicalreactionengineering I Jntu Model Paper{Www.Studentyogi.Com}
Chemicalreactionengineering I Jntu Model Paper{Www.Studentyogi.Com}Chemicalreactionengineering I Jntu Model Paper{Www.Studentyogi.Com}
Chemicalreactionengineering I Jntu Model Paper{Www.Studentyogi.Com}
 
Chemicalengineeringthermodynamics I Jntu Btech 2008 Jntu Model Paper{Www.Stud...
Chemicalengineeringthermodynamics I Jntu Btech 2008 Jntu Model Paper{Www.Stud...Chemicalengineeringthermodynamics I Jntu Btech 2008 Jntu Model Paper{Www.Stud...
Chemicalengineeringthermodynamics I Jntu Btech 2008 Jntu Model Paper{Www.Stud...
 
Chemical Technology Jntu Model Paper{Www.Studentyogi.Com}
Chemical Technology Jntu Model Paper{Www.Studentyogi.Com}Chemical Technology Jntu Model Paper{Www.Studentyogi.Com}
Chemical Technology Jntu Model Paper{Www.Studentyogi.Com}
 

Digital Ic Applications Jntu Model Paper{Www.Studentyogi.Com}

  • 1. www.studentyogi.com www.studentyogi.com Code No: R05310402 Set No. 1 III B.Tech I Semester Regular Examinations, November 2007 DIGITAL IC APPLICATIONS ( Common to Electronics & Communication Engineering and Electronics & Instrumentation Engineering) Time: 3 hours Max Marks: 80 Answer any FIVE Questions All Questions carry equal marks 1. (a) What are the parameters that are necessary to de ne the electrical charac- teristics of CMOS circuits? Mention the typical values of a CMOS NAND gate. (b) Design a CMOS 4-input AND-OR-INVERT gate. Draw the logic diagram and function table. [8+8] 2. (a) Mention the DC noise margin levels of ECL 10K family. (b) A single pull-up resistor to +5V is used to provide a constant-1 logic source to 15 di erent 74LS00 inputs. What is the maximum value of this resistor? How much high state DC noise margin can be provided in this case? [6+10] 3. (a) Write a VHDL Entity and Architecture for a 3-bit synchronous counter using Flip-Flops. (b) Explain the use of Packages. Give the syntax and structure of a package in VHDL. [8+8] 4. Design a logic circuit to detect prime number of a 5-bit input. Write the structural VHDL program for the same. [16] 5. Design a 10 to 4 enco der with inputs 1- out of ?10 co de and outputs in BCD? Provide the data ow style VHDL program? [16] 6. Write VHDL program for 1-bit comparator circuit with the input bits and equal, grater than and less than inputs from the previous stage and the outputs contain equal, greater than and less than conditions. Using this entity write VHDL program for 16-bit comparator using data ow style. Do not use any additional logic for this purpose. [16] 7. (a) Di erentiate between ripple counter and synchronous counter? Design a 4-bit counter in both modes and estimate the propagation delay. (b) Design a modulo-88 counter using 74X163 Ics. [8+8] 8. (a) Explain the necessity of two-dimensional deco ding mechanism in memories. Draw MOS transistor memory cell in ROM and explain the operation. (b) Determine the ROM size needed to realize the logic function performed by 74×153 and 74×139. [8+8]
  • 2. www.studentyogi.com www.studentyogi.com Code No: R05310402 Set No. 2 III B.Tech I Semester Regular Examinations, November 2007 DIGITAL IC APPLICATIONS ( Common to Electronics & Communication Engineering and Electronics & Instrumentation Engineering) Time: 3 hours Max Marks: 80 Answer any FIVE Questions All Questions carry equal marks 1. (a) Explain how to estimate sinking current for low output and sourcing current for high output of CMOS gate. (b) Analyze the fall time of CMOS inverter output with L = 100 L = 2 5 L = 10 . Assume L as stable state voltage. [8+8] 2. (a) Draw the circuit diagram of basic TTL NAND gate and explain the three parts with the help of functional operation. (b) Explain sinking current and sourcing current of TTL output. Which of the above parameters decide the fan-out and how? [8+8] 3. (a) Write a VHDL Entity and Architecture for the following function? F(x) = a b c Also draw the relevant logic diagram. (b) Explain the use of Packages Give the syntax and structure of a package in VHDL [8+8] 4. Design the logic circuit and write a data- ow style VHDL program for the following functions. (a) ( ) = SA,B,C,D (0 2 5 7 8 10 13 15) + (1 6 11) (b) ( ) = A,B,C,D (1 4 5 7 9 11 12 13 15)) [8+8] 5. With the help of logic diagram explain 74×157 multiplexer? Write the data ow style VHDL program for this IC? [16] 6. Design a 24-bit comparator circuit using 74×682 ICs and discuss the functionality of the circuit. Also implement VHDL source co de in data ow style. [16] 7. (a) Distinguish between latch and ip- op. Show the logic diagram for both. Explain the operation with the help of function table. (b) Design a Mo dulo-12 ripple counter using 74×74? Write a VHDL program for this logic using data ow style. [8+8] 8. (a) Discuss how PROM, EPROM and EEPROM technologies di er from each other.
  • 3. www.studentyogi.com www.studentyogi.com Code No: R05310402 Set No. 2 (b) With the help of timing waveforms, explain read and write operations of SRAM. [8+8]
  • 4. www.studentyogi.com www.studentyogi.com Code No: R05310402 Set No. 3 III B.Tech I Semester Regular Examinations, November 2007 DIGITAL IC APPLICATIONS ( Common to Electronics & Communication Engineering and Electronics & Instrumentation Engineering) Time: 3 hours Max Marks: 80 Answer any FIVE Questions All Questions carry equal marks 1. (a) Design CMOS transistor circuit for 3-input AND gate. With the help of function table explain the operation of the circuit diagram. (b) Design a CMOS transistor circuit that has the functional behavior as ( ) = (a + b) (b + c)(a + c) Also draw the relevant circuit diagrams. [8+8] 2. (a) Explain the following terms with reference to TTL gate. i. Voltage levels for logic ‘1’ & logic ‘0’ ii. DC Noise margin iii. Low-state unit load iv. High-state fan-out (b) Design a transistor circuit of 2-input ECL NOR gate. Explain the operation with the help of function table. [8+8] 3. Explain with an example the syntax and the function of the following VHDL state- ments. (a) Process statement (b) If, else and elseif statements (c) Case statement (d) Lo op statement [4×4=16] 4. Design a logic circuit to detect prime number of a 5-bit input. Write the structural VHDL program for the same. [16] 5. (a) It is necessary to identify the position of mechanical disk, when rotates with a step of 450. Give the necessary encoding mechanism and draw the logic circuit? (b) Using two 74×138 deco ders design a 4 to 16 decoder. [16] 6. (a) Write a VHDL program for the circuit that counts number of Ones in a 16-bit register using structural style of modeling. (b) Design a 4×4 combinational multiplier and the write the necessary VHDL
  • 5. www.studentyogi.com www.studentyogi.com Code No: R05310402 Set No. 3 7. Show the logic diagram of 74×175 IC and write VHDL program for this IC in data ow style. Using this entity develop the program for 16-bit register and show the corresponding circuit also explain how the register is cleared? [16] 8. (a) Draw the basic cell structure of Dynamic RAM. What is the necessity of refresh cycle? Explain the timing requirements of refresh operation. (b) Discuss in detail ROM access mechanism with the help of timing waveforms. [8+8]
  • 6. www.studentyogi.com www.studentyogi.com Code No: R05310402 Set No. 4 III B.Tech I Semester Regular Examinations, November 2007 DIGITAL IC APPLICATIONS ( Common to Electronics & Communication Engineering and Electronics & Instrumentation Engineering) Time: 3 hours Max Marks: 80 Answer any FIVE Questions All Questions carry equal marks 1. (a) Design CMOS transistor circuit for 3-input AND gate. With the help of function table explain the operation of the circuit diagram. (b) Design a CMOS transistor circuit that has the functional behavior as ( ) = (a + b) (b + c)(a + c) Also draw the relevant circuit diagrams. [8+8] 2. (a) Design a transistor circuit of 2-input ECL NOR gate. Explain the operation with the help of function table. (b) A single pull-up resistor to +5V is used to provide a constant-1 logic source to 15 di erent 74LS00 inputs. What is the maximum value of this resistor? How much high state DC noise margin can be provided in this case? [8+8] 3. (a) Explain the various data types supported by VHDL. Give the necessary ex- amples. (b) Discuss the case statement and its use in the VHDL program. [8+8] 4. Design a logic circuit to detect prime number of a 5-bit input. Write the structural VHDL program for the same. [16] 5. Design a two-digit BCD adder with logic gates. Using this logic write the VHDL program. In structural style of modeling. [8+8] 6. Design a combinational logic circuit that counts the number of ones in a 24-bit register. Write a VHDL program for the same using structural style or modeling. [16] 7. (a) Draw the logic diagram of 74×163 binary counter and explain its operation. (b) Design a modulo-100 counter using two 74×163 binary counters? [8+8] 8. (a) Design an 8×4 diode ROM using 74×138 for the following data starting from the rst location. 6901 (b) How many ROM bits are required to build a 16-bit adder/subtractor with mode control, carry input, carry output and two’s complement over ow out- put. Show the block schematic with all inputs and outputs. [8+8]