SlideShare a Scribd company logo
1 of 13
Design and Implementation of VLSI Systems
                (EN1600)
                Lecture08
Summary of Shockley model

                               polysilicon
                                  gate
                                               W
                 tox
                           L                               SiO2 gate oxide
               n+                        n+            (good insulator, εox = 3.9)
                       p-type body



       
                   0                          Vgs < Vt          cutoff
       
       
I ds =  β Vgs − Vt − ds            V V < V
                       V
                                     ds                         linear
                            2             ds dsat
                                   
            β
                ( Vgs − Vt )
                             2
                                             Vds > Vdsat     saturation
             2


 for nMOS                                     for pMOS
Ideal vs. non-ideal
            ideal                                  Non-ideal




   Saturation current does not increase quadratically with Vgs
   Saturation current lightly increases with increase in Vds
Ideal vs. non-ideal




    There is leakage current when the transistor is in cut off
    Ids depends on the temperature
Velocity saturation

At high electric field, drift velocity rolls




                                               υ n (m /s )
of due to carrier scattering
                                                                                υsat= 105

                                                                           Constant velocity


                                                             Constant mobility (slope = µ)




                                                                  ξc = 1.5
                                                                                             ξ   (V/µm)

Empirically:
Alpha model
        0              Vgs < Vt        cutoff
       
              V
I ds =  I dsat ds     Vds < Vdsat      linear
              Vdsat
        I dsat
                      Vds > Vdsat    saturation



                        β
                    = Pc ( Vgs − Vt )
                                      α
           I dsat
                        2
           Vdsat = Pv ( Vgs − Vt )
                                     α /2




   Pc, Pv and alpha are found by fitting the model to the empirical
   modeling results
Channel length modulation                                   VDD      VDD
                                                   GND
                                                   Source   Gate     Drain
                                                                             Depletion Region
                                                                                Width: Ld

• The reverse-bias p-n junction between drain
  and body forms a depletion region with a width    n+
                                                            L
                                                            Leff     n+


  Ld that increases with Vdb                                 p GND   bulk Si




 • Increasing Vds
       increases depletion width
       decreases effective channel length
       increases current




                       Channel length
                       modulation factor
                       (empirical factor)
Leakage current: subthreshold
           Tunnel current


                            polysilicon
                                gate
                                               W

           t ox

                        L
      n+                                  n+

                  p-type body   Subthreshold conduction
  Junction leakage

 Subthreshold leakage is
the biggest source in
modern transistors                                        180nm process
                      Vgs −Vt
                                            −Vds
                                                    
 I ds = I ds 0e             nvT
                                       1 − e T
                                              v
                                                    
                                                   
                                                   
 I ds 0 = β vT e1.8
             2
                                       n = 1.4-15
Leakage current: junction leakage and
tunneling
Junction leakage: reverse-biased p-n junctions have
                                                               VD   
some leakage.                                       I D = I S  e − 1
                                                                 vT

Is depends on doping levels and area and perimeter                  
                                                                    
of diffusion regions

              p+   n+        n+           p+            p+               n+

                                               n well
                         p substrate


                                                                    109
                                                                                                                   tox
                                                                                  VDD trend                        0.6 nm

Tunneling leakage:
                                                                    106
                                                                                                                   0.8 nm




                                                             J (A/cm )
                                                                                                                   1.0 nm
                                                                    103




                                                             2
 Carriers may tunnel thorough very thin gate oxides
                                                                                                                   1.2 nm

                                                                    100                                            1.5 nm




                                                             G
 Negligible for older processes                                  10-3
                                                                                                                   1.9 nm




(and future processes with high-k dielectrics!)                   10-6

                                                                  10-9

                                                                              0   0.3    0.6   0.9   1.2   1.5   1.8
                                                                                               VDD
Impact of temperature




  • Increases in temperature increases leakage current
  • Increases in temperature decreases leakage current
Body effect
 Vt is sensitive to Vsb -> body effect


   Vt = Vt 0 + γ      (   φs + Vsb − φs   )
                 NA
   φs = 2vT ln
                 ni

         tox               2qε si N A
   γ =        2qε si N A =
         ε ox               Cox


• What is the impact on Vt if we increase/decrease the body bias?
Process variations
          Both MOSFETs have 30nm channel with 130
          dopant atoms in the channel depletion region




     threshold voltage 0.97V      threshold voltage 0.57V


 Process variations impact gate length, threshold
 voltage, and oxide thickness
Summary

    Ideal transistor characteristics
    Non-ideal transistor characteristics
    Inverter DC transfer characteristics
    Simulation with SPICE and integration with L-Edit

More Related Content

What's hot

Ad vlsi pass-transistor logic_yalagoud_patil
Ad vlsi pass-transistor logic_yalagoud_patilAd vlsi pass-transistor logic_yalagoud_patil
Ad vlsi pass-transistor logic_yalagoud_patilYalagoud Patil
 
The wire
The wireThe wire
The wiresdpable
 
A report on 2 to 1 mux using tg
A report on 2 to 1 mux using tgA report on 2 to 1 mux using tg
A report on 2 to 1 mux using tgvijay rastogi
 
Fundamentals of CMOS VLSI Design and Mos Transistors
Fundamentals of CMOS VLSI Design and Mos TransistorsFundamentals of CMOS VLSI Design and Mos Transistors
Fundamentals of CMOS VLSI Design and Mos Transistorssrknec
 
A Comparison Of Vlsi Interconnect Models
A Comparison Of Vlsi Interconnect ModelsA Comparison Of Vlsi Interconnect Models
A Comparison Of Vlsi Interconnect Modelshappybhatia
 
CMOS Topic 6 -_designing_combinational_logic_circuits
CMOS Topic 6 -_designing_combinational_logic_circuitsCMOS Topic 6 -_designing_combinational_logic_circuits
CMOS Topic 6 -_designing_combinational_logic_circuitsIkhwan_Fakrudin
 
direct coupled transistor logic
direct coupled transistor logicdirect coupled transistor logic
direct coupled transistor logicsonalijagtap15
 
Power Dissipation of VLSI Circuits and Modern Techniques of Designing Low Pow...
Power Dissipation of VLSI Circuits and Modern Techniques of Designing Low Pow...Power Dissipation of VLSI Circuits and Modern Techniques of Designing Low Pow...
Power Dissipation of VLSI Circuits and Modern Techniques of Designing Low Pow...IJSRD
 
Power consumption
Power consumptionPower consumption
Power consumptionsdpable
 
Low power VLSI Degisn
Low power VLSI DegisnLow power VLSI Degisn
Low power VLSI DegisnNAVEEN TOKAS
 

What's hot (20)

CMOS LOGIC STRUCTURES
CMOS LOGIC STRUCTURESCMOS LOGIC STRUCTURES
CMOS LOGIC STRUCTURES
 
Chapter 10
Chapter 10Chapter 10
Chapter 10
 
Logic Gate
Logic GateLogic Gate
Logic Gate
 
CMOS TG
CMOS TGCMOS TG
CMOS TG
 
Ad vlsi pass-transistor logic_yalagoud_patil
Ad vlsi pass-transistor logic_yalagoud_patilAd vlsi pass-transistor logic_yalagoud_patil
Ad vlsi pass-transistor logic_yalagoud_patil
 
Pass Transistor Logic
Pass Transistor LogicPass Transistor Logic
Pass Transistor Logic
 
The wire
The wireThe wire
The wire
 
Dynamic&p t-logic
Dynamic&p t-logicDynamic&p t-logic
Dynamic&p t-logic
 
Combinational Logic
Combinational LogicCombinational Logic
Combinational Logic
 
A report on 2 to 1 mux using tg
A report on 2 to 1 mux using tgA report on 2 to 1 mux using tg
A report on 2 to 1 mux using tg
 
Fundamentals of CMOS VLSI Design and Mos Transistors
Fundamentals of CMOS VLSI Design and Mos TransistorsFundamentals of CMOS VLSI Design and Mos Transistors
Fundamentals of CMOS VLSI Design and Mos Transistors
 
Pass Transistor Logic
Pass Transistor LogicPass Transistor Logic
Pass Transistor Logic
 
A Comparison Of Vlsi Interconnect Models
A Comparison Of Vlsi Interconnect ModelsA Comparison Of Vlsi Interconnect Models
A Comparison Of Vlsi Interconnect Models
 
Seminar302
Seminar302Seminar302
Seminar302
 
mos transistor
mos transistormos transistor
mos transistor
 
CMOS Topic 6 -_designing_combinational_logic_circuits
CMOS Topic 6 -_designing_combinational_logic_circuitsCMOS Topic 6 -_designing_combinational_logic_circuits
CMOS Topic 6 -_designing_combinational_logic_circuits
 
direct coupled transistor logic
direct coupled transistor logicdirect coupled transistor logic
direct coupled transistor logic
 
Power Dissipation of VLSI Circuits and Modern Techniques of Designing Low Pow...
Power Dissipation of VLSI Circuits and Modern Techniques of Designing Low Pow...Power Dissipation of VLSI Circuits and Modern Techniques of Designing Low Pow...
Power Dissipation of VLSI Circuits and Modern Techniques of Designing Low Pow...
 
Power consumption
Power consumptionPower consumption
Power consumption
 
Low power VLSI Degisn
Low power VLSI DegisnLow power VLSI Degisn
Low power VLSI Degisn
 

Similar to Lecture08 (20)

Lecture07
Lecture07Lecture07
Lecture07
 
Vlsi design mosfet
Vlsi design mosfetVlsi design mosfet
Vlsi design mosfet
 
Lecture14
Lecture14Lecture14
Lecture14
 
Mos transistor
Mos transistorMos transistor
Mos transistor
 
Vlsi Lecture02
Vlsi Lecture02Vlsi Lecture02
Vlsi Lecture02
 
MOSFET.ppt
MOSFET.pptMOSFET.ppt
MOSFET.ppt
 
nature of MOSFET ,operation, characteristics curve
nature of MOSFET ,operation, characteristics curvenature of MOSFET ,operation, characteristics curve
nature of MOSFET ,operation, characteristics curve
 
IDS MOS Equation (1).pptx
IDS MOS Equation (1).pptxIDS MOS Equation (1).pptx
IDS MOS Equation (1).pptx
 
Vlsi circuits for low power
Vlsi circuits for low powerVlsi circuits for low power
Vlsi circuits for low power
 
Lecture5 diode circuits (1)
Lecture5 diode circuits (1)Lecture5 diode circuits (1)
Lecture5 diode circuits (1)
 
Lecture16
Lecture16Lecture16
Lecture16
 
Cmos design
Cmos designCmos design
Cmos design
 
Field Effect Transistor
Field Effect TransistorField Effect Transistor
Field Effect Transistor
 
Power mosfet characteristics
Power mosfet characteristicsPower mosfet characteristics
Power mosfet characteristics
 
2SK2886のデータシート
2SK2886のデータシート2SK2886のデータシート
2SK2886のデータシート
 
Lec-2.pdf
Lec-2.pdfLec-2.pdf
Lec-2.pdf
 
Lec-2.pdf
Lec-2.pdfLec-2.pdf
Lec-2.pdf
 
Lecture09
Lecture09Lecture09
Lecture09
 
2006 devmodel
2006 devmodel2006 devmodel
2006 devmodel
 
Session1semiconductors
Session1semiconductorsSession1semiconductors
Session1semiconductors
 

More from Dharmesh Goyal (20)

What's new in Bluetooth 5 ? Facts Unleashed
What's new in Bluetooth 5 ? Facts UnleashedWhat's new in Bluetooth 5 ? Facts Unleashed
What's new in Bluetooth 5 ? Facts Unleashed
 
Lecture19
Lecture19Lecture19
Lecture19
 
Lecture20
Lecture20Lecture20
Lecture20
 
Lecture32
Lecture32Lecture32
Lecture32
 
Lecture31
Lecture31Lecture31
Lecture31
 
Lecture30
Lecture30Lecture30
Lecture30
 
Lecture29
Lecture29Lecture29
Lecture29
 
Lecture28
Lecture28Lecture28
Lecture28
 
Lecture27
Lecture27Lecture27
Lecture27
 
Lecture26
Lecture26Lecture26
Lecture26
 
Lecture25
Lecture25Lecture25
Lecture25
 
Lecture24
Lecture24Lecture24
Lecture24
 
Lecture23
Lecture23Lecture23
Lecture23
 
Lecture22
Lecture22Lecture22
Lecture22
 
Lecture21
Lecture21Lecture21
Lecture21
 
Lecture32
Lecture32Lecture32
Lecture32
 
Lecture18
Lecture18Lecture18
Lecture18
 
Lecture17
Lecture17Lecture17
Lecture17
 
Lecture15
Lecture15Lecture15
Lecture15
 
Lecture13
Lecture13Lecture13
Lecture13
 

Recently uploaded

Unleash Your Potential - Namagunga Girls Coding Club
Unleash Your Potential - Namagunga Girls Coding ClubUnleash Your Potential - Namagunga Girls Coding Club
Unleash Your Potential - Namagunga Girls Coding ClubKalema Edgar
 
Dev Dives: Streamline document processing with UiPath Studio Web
Dev Dives: Streamline document processing with UiPath Studio WebDev Dives: Streamline document processing with UiPath Studio Web
Dev Dives: Streamline document processing with UiPath Studio WebUiPathCommunity
 
Unraveling Multimodality with Large Language Models.pdf
Unraveling Multimodality with Large Language Models.pdfUnraveling Multimodality with Large Language Models.pdf
Unraveling Multimodality with Large Language Models.pdfAlex Barbosa Coqueiro
 
The Ultimate Guide to Choosing WordPress Pros and Cons
The Ultimate Guide to Choosing WordPress Pros and ConsThe Ultimate Guide to Choosing WordPress Pros and Cons
The Ultimate Guide to Choosing WordPress Pros and ConsPixlogix Infotech
 
Take control of your SAP testing with UiPath Test Suite
Take control of your SAP testing with UiPath Test SuiteTake control of your SAP testing with UiPath Test Suite
Take control of your SAP testing with UiPath Test SuiteDianaGray10
 
How to write a Business Continuity Plan
How to write a Business Continuity PlanHow to write a Business Continuity Plan
How to write a Business Continuity PlanDatabarracks
 
Developer Data Modeling Mistakes: From Postgres to NoSQL
Developer Data Modeling Mistakes: From Postgres to NoSQLDeveloper Data Modeling Mistakes: From Postgres to NoSQL
Developer Data Modeling Mistakes: From Postgres to NoSQLScyllaDB
 
Tampa BSides - Chef's Tour of Microsoft Security Adoption Framework (SAF)
Tampa BSides - Chef's Tour of Microsoft Security Adoption Framework (SAF)Tampa BSides - Chef's Tour of Microsoft Security Adoption Framework (SAF)
Tampa BSides - Chef's Tour of Microsoft Security Adoption Framework (SAF)Mark Simos
 
Artificial intelligence in cctv survelliance.pptx
Artificial intelligence in cctv survelliance.pptxArtificial intelligence in cctv survelliance.pptx
Artificial intelligence in cctv survelliance.pptxhariprasad279825
 
TrustArc Webinar - How to Build Consumer Trust Through Data Privacy
TrustArc Webinar - How to Build Consumer Trust Through Data PrivacyTrustArc Webinar - How to Build Consumer Trust Through Data Privacy
TrustArc Webinar - How to Build Consumer Trust Through Data PrivacyTrustArc
 
Merck Moving Beyond Passwords: FIDO Paris Seminar.pptx
Merck Moving Beyond Passwords: FIDO Paris Seminar.pptxMerck Moving Beyond Passwords: FIDO Paris Seminar.pptx
Merck Moving Beyond Passwords: FIDO Paris Seminar.pptxLoriGlavin3
 
TeamStation AI System Report LATAM IT Salaries 2024
TeamStation AI System Report LATAM IT Salaries 2024TeamStation AI System Report LATAM IT Salaries 2024
TeamStation AI System Report LATAM IT Salaries 2024Lonnie McRorey
 
Gen AI in Business - Global Trends Report 2024.pdf
Gen AI in Business - Global Trends Report 2024.pdfGen AI in Business - Global Trends Report 2024.pdf
Gen AI in Business - Global Trends Report 2024.pdfAddepto
 
Vertex AI Gemini Prompt Engineering Tips
Vertex AI Gemini Prompt Engineering TipsVertex AI Gemini Prompt Engineering Tips
Vertex AI Gemini Prompt Engineering TipsMiki Katsuragi
 
Nell’iperspazio con Rocket: il Framework Web di Rust!
Nell’iperspazio con Rocket: il Framework Web di Rust!Nell’iperspazio con Rocket: il Framework Web di Rust!
Nell’iperspazio con Rocket: il Framework Web di Rust!Commit University
 
Are Multi-Cloud and Serverless Good or Bad?
Are Multi-Cloud and Serverless Good or Bad?Are Multi-Cloud and Serverless Good or Bad?
Are Multi-Cloud and Serverless Good or Bad?Mattias Andersson
 
Streamlining Python Development: A Guide to a Modern Project Setup
Streamlining Python Development: A Guide to a Modern Project SetupStreamlining Python Development: A Guide to a Modern Project Setup
Streamlining Python Development: A Guide to a Modern Project SetupFlorian Wilhelm
 
DSPy a system for AI to Write Prompts and Do Fine Tuning
DSPy a system for AI to Write Prompts and Do Fine TuningDSPy a system for AI to Write Prompts and Do Fine Tuning
DSPy a system for AI to Write Prompts and Do Fine TuningLars Bell
 
Advanced Computer Architecture – An Introduction
Advanced Computer Architecture – An IntroductionAdvanced Computer Architecture – An Introduction
Advanced Computer Architecture – An IntroductionDilum Bandara
 

Recently uploaded (20)

Unleash Your Potential - Namagunga Girls Coding Club
Unleash Your Potential - Namagunga Girls Coding ClubUnleash Your Potential - Namagunga Girls Coding Club
Unleash Your Potential - Namagunga Girls Coding Club
 
Dev Dives: Streamline document processing with UiPath Studio Web
Dev Dives: Streamline document processing with UiPath Studio WebDev Dives: Streamline document processing with UiPath Studio Web
Dev Dives: Streamline document processing with UiPath Studio Web
 
Unraveling Multimodality with Large Language Models.pdf
Unraveling Multimodality with Large Language Models.pdfUnraveling Multimodality with Large Language Models.pdf
Unraveling Multimodality with Large Language Models.pdf
 
The Ultimate Guide to Choosing WordPress Pros and Cons
The Ultimate Guide to Choosing WordPress Pros and ConsThe Ultimate Guide to Choosing WordPress Pros and Cons
The Ultimate Guide to Choosing WordPress Pros and Cons
 
Take control of your SAP testing with UiPath Test Suite
Take control of your SAP testing with UiPath Test SuiteTake control of your SAP testing with UiPath Test Suite
Take control of your SAP testing with UiPath Test Suite
 
How to write a Business Continuity Plan
How to write a Business Continuity PlanHow to write a Business Continuity Plan
How to write a Business Continuity Plan
 
Developer Data Modeling Mistakes: From Postgres to NoSQL
Developer Data Modeling Mistakes: From Postgres to NoSQLDeveloper Data Modeling Mistakes: From Postgres to NoSQL
Developer Data Modeling Mistakes: From Postgres to NoSQL
 
Tampa BSides - Chef's Tour of Microsoft Security Adoption Framework (SAF)
Tampa BSides - Chef's Tour of Microsoft Security Adoption Framework (SAF)Tampa BSides - Chef's Tour of Microsoft Security Adoption Framework (SAF)
Tampa BSides - Chef's Tour of Microsoft Security Adoption Framework (SAF)
 
Artificial intelligence in cctv survelliance.pptx
Artificial intelligence in cctv survelliance.pptxArtificial intelligence in cctv survelliance.pptx
Artificial intelligence in cctv survelliance.pptx
 
TrustArc Webinar - How to Build Consumer Trust Through Data Privacy
TrustArc Webinar - How to Build Consumer Trust Through Data PrivacyTrustArc Webinar - How to Build Consumer Trust Through Data Privacy
TrustArc Webinar - How to Build Consumer Trust Through Data Privacy
 
DMCC Future of Trade Web3 - Special Edition
DMCC Future of Trade Web3 - Special EditionDMCC Future of Trade Web3 - Special Edition
DMCC Future of Trade Web3 - Special Edition
 
Merck Moving Beyond Passwords: FIDO Paris Seminar.pptx
Merck Moving Beyond Passwords: FIDO Paris Seminar.pptxMerck Moving Beyond Passwords: FIDO Paris Seminar.pptx
Merck Moving Beyond Passwords: FIDO Paris Seminar.pptx
 
TeamStation AI System Report LATAM IT Salaries 2024
TeamStation AI System Report LATAM IT Salaries 2024TeamStation AI System Report LATAM IT Salaries 2024
TeamStation AI System Report LATAM IT Salaries 2024
 
Gen AI in Business - Global Trends Report 2024.pdf
Gen AI in Business - Global Trends Report 2024.pdfGen AI in Business - Global Trends Report 2024.pdf
Gen AI in Business - Global Trends Report 2024.pdf
 
Vertex AI Gemini Prompt Engineering Tips
Vertex AI Gemini Prompt Engineering TipsVertex AI Gemini Prompt Engineering Tips
Vertex AI Gemini Prompt Engineering Tips
 
Nell’iperspazio con Rocket: il Framework Web di Rust!
Nell’iperspazio con Rocket: il Framework Web di Rust!Nell’iperspazio con Rocket: il Framework Web di Rust!
Nell’iperspazio con Rocket: il Framework Web di Rust!
 
Are Multi-Cloud and Serverless Good or Bad?
Are Multi-Cloud and Serverless Good or Bad?Are Multi-Cloud and Serverless Good or Bad?
Are Multi-Cloud and Serverless Good or Bad?
 
Streamlining Python Development: A Guide to a Modern Project Setup
Streamlining Python Development: A Guide to a Modern Project SetupStreamlining Python Development: A Guide to a Modern Project Setup
Streamlining Python Development: A Guide to a Modern Project Setup
 
DSPy a system for AI to Write Prompts and Do Fine Tuning
DSPy a system for AI to Write Prompts and Do Fine TuningDSPy a system for AI to Write Prompts and Do Fine Tuning
DSPy a system for AI to Write Prompts and Do Fine Tuning
 
Advanced Computer Architecture – An Introduction
Advanced Computer Architecture – An IntroductionAdvanced Computer Architecture – An Introduction
Advanced Computer Architecture – An Introduction
 

Lecture08

  • 1. Design and Implementation of VLSI Systems (EN1600) Lecture08
  • 2. Summary of Shockley model polysilicon gate W tox L SiO2 gate oxide n+ n+ (good insulator, εox = 3.9) p-type body   0 Vgs < Vt cutoff   I ds =  β Vgs − Vt − ds V V < V V   ds linear 2 ds dsat     β ( Vgs − Vt ) 2  Vds > Vdsat saturation  2 for nMOS for pMOS
  • 3. Ideal vs. non-ideal ideal Non-ideal  Saturation current does not increase quadratically with Vgs  Saturation current lightly increases with increase in Vds
  • 4. Ideal vs. non-ideal  There is leakage current when the transistor is in cut off  Ids depends on the temperature
  • 5. Velocity saturation At high electric field, drift velocity rolls υ n (m /s ) of due to carrier scattering υsat= 105 Constant velocity Constant mobility (slope = µ) ξc = 1.5 ξ (V/µm) Empirically:
  • 6. Alpha model  0 Vgs < Vt cutoff   V I ds =  I dsat ds Vds < Vdsat linear  Vdsat  I dsat  Vds > Vdsat saturation β = Pc ( Vgs − Vt ) α I dsat 2 Vdsat = Pv ( Vgs − Vt ) α /2 Pc, Pv and alpha are found by fitting the model to the empirical modeling results
  • 7. Channel length modulation VDD VDD GND Source Gate Drain Depletion Region Width: Ld • The reverse-bias p-n junction between drain and body forms a depletion region with a width n+ L Leff n+ Ld that increases with Vdb p GND bulk Si • Increasing Vds  increases depletion width  decreases effective channel length  increases current Channel length modulation factor (empirical factor)
  • 8. Leakage current: subthreshold Tunnel current polysilicon gate W t ox L n+ n+ p-type body Subthreshold conduction Junction leakage  Subthreshold leakage is the biggest source in modern transistors 180nm process Vgs −Vt  −Vds  I ds = I ds 0e nvT 1 − e T v      I ds 0 = β vT e1.8 2 n = 1.4-15
  • 9. Leakage current: junction leakage and tunneling Junction leakage: reverse-biased p-n junctions have  VD  some leakage. I D = I S  e − 1 vT Is depends on doping levels and area and perimeter     of diffusion regions p+ n+ n+ p+ p+ n+ n well p substrate 109 tox VDD trend 0.6 nm Tunneling leakage: 106 0.8 nm J (A/cm ) 1.0 nm 103 2  Carriers may tunnel thorough very thin gate oxides 1.2 nm 100 1.5 nm G  Negligible for older processes 10-3 1.9 nm (and future processes with high-k dielectrics!) 10-6 10-9 0 0.3 0.6 0.9 1.2 1.5 1.8 VDD
  • 10. Impact of temperature • Increases in temperature increases leakage current • Increases in temperature decreases leakage current
  • 11. Body effect  Vt is sensitive to Vsb -> body effect Vt = Vt 0 + γ ( φs + Vsb − φs ) NA φs = 2vT ln ni tox 2qε si N A γ = 2qε si N A = ε ox Cox • What is the impact on Vt if we increase/decrease the body bias?
  • 12. Process variations Both MOSFETs have 30nm channel with 130 dopant atoms in the channel depletion region threshold voltage 0.97V threshold voltage 0.57V Process variations impact gate length, threshold voltage, and oxide thickness
  • 13. Summary  Ideal transistor characteristics  Non-ideal transistor characteristics  Inverter DC transfer characteristics  Simulation with SPICE and integration with L-Edit