SlideShare a Scribd company logo
1 of 8
Download to read offline
International Journal of Advanced Research in Engineering and Technology (IJARET), ISSN
0976 – 6480(Print), ISSN 0976 – 6499(Online) Volume 4, Issue 3, April (2013), © IAEME
308
DESIGN & IMPLEMENTATION OF 3-BIT FLASH ADC IN 0.18µM
CMOS
Md Noorullah Khan
Assistant professor, ECED
Muffakham Jah college of engineering and technology
Hyderabad, A.P.
Dr Kaleem Fatima
Professor and Head ECED
Muffakham Jah College of engineering and technology
Hyderabad, A.P.
Khaja Mujeebuddin Quadry
Professor & Head Dept. of ECE
Royal Institute of Technology and Science
Chevella, R.R.Dist, A.P.
ABSTRACT
This paper describes the design and implementation of a 3-bit flash Analog to Digital
converter (ADC). It includes 7 comparators and one thermometer to binary encoder. It is implemented
in 0.18um CMOS Technology. The simulation result of ADC is done in Cadence environment.
Index Terms: CMOS, Comparator, Thermometer code, Flash ADC, cadence
I. INTRODUCTION
Applications such as wireless communications and digital audio and video have created need
for cost-effective data converters that will achieve higher speed and resolution. The needs required by
digital signal processors continually challenge analog designers to improve and develop new ADC
and DAC architectures. There are many different types of arc-hitectures, each with unique
characteristics and different limitations. Figure.1 shows the general block diagram of ADC.
INTERNATIONAL JOURNAL OF ADVANCED RESEARCH IN
ENGINEERING AND TECHNOLOGY (IJARET)
ISSN 0976 - 6480 (Print)
ISSN 0976 - 6499 (Online)
Volume 4, Issue 3, April 2013, pp. 308-315
© IAEME: www.iaeme.com/ijaret.asp
Journal Impact Factor (2013): 5.8376 (Calculated by GISI)
www.jifactor.com
IJARET
© I A E M E
International Journal of Advanced Research in Engineering and Technology (IJARET), ISSN
0976 – 6480(Print), ISSN 0976 – 6499(Online) Volume 4, Issue 3, April (2013), © IAEME
309
Fig. 1.Block diagram for 3-bit Flash ADC
Flash analog-to-digital converters, also known as parallel ADCs, are the fastest way to convert an
analog signal to a digital signal. Flash ADCs are ideal for applications requiring very large bandwidth;
however, they typically consume more power than other ADC architectures and are generally limited
to 8-bits resolution.
II ADC ARCHITECTURE
III The 3-bit Flash ADC architecture is shown in Fig. 2. The entire ADC consists of three
components: the resistive ladder, the comparators, and the binary encoder.
Each comparator compares the voltage difference between its positive input from VIN and its negative
input from the Resistive ladder and then generates a digital output. The binary encoder generates
corresponding 3-bit binary codes based on the comparator outputs. As shown in figure 2.
Fig. 2.Simple 3-bit Flash ADC
The encoder converts the thermometer code produced by the comparators to a binary code as shown in
the truth table in table II. As seen from the figure, the comparators all operate in parallel. Thus, the
conversion speed is limited only by the speed of the comparator or the sampler. For this reason, the
flash ADC is capable of high speed.
International Journal of Advanced Research in Engineering and Technology (IJARET), ISSN
0976 – 6480(Print), ISSN 0976 – 6499(Online) Volume 4, Issue 3, April (2013), © IAEME
A) COMPARATOR CIRCUIT &
Comparator
A comparator is used to detect whether
of one signal to another. It is in fact the second most widely used electronic components after amplifiers.
A simple op-amp can be used as a comparator but this approach is too slow for practical
The circuit that has been used as a comparator is a CMOS circuit, which consists of two stages. The first
stage is a differential amplifier circuit and the second stage consists of a buffer formed by using two
inverter circuits. The output of the differential stage will neither rise exactly to vdd nor fall exactly to
zero, hence this output is given to second stage consisting of two inverters which gives final output
which will be either vdd or zero depending on whether the input voltage is g
reference voltage respectively.
Fig.3.
Fig 3 shows the comparator circuit where two matched input transistors whose sources are joined
together and biased by a transistor which should always be maintained in saturation region. The MOS
differential pair formed by the input transistors is loaded
transistors at the top. The input voltage is applied to the gate of the input transistor in the left leg of
the circuit and reference voltage is applied at the gate of the input transistor in the right leg. If the
input voltage exceeds the reference voltage then the input transistor in the right leg goes into cutoff
and the entire current from the source flows only into the left leg and thus the voltage at the output
node will be nearly equal to vdd, which is then given
finally makes output equal to vdd.
Table 1: transistor sizes of
Transistor
PM0
PM1
PM2
PM3
NM0
NM1
NM2
NM3
NM4
International Journal of Advanced Research in Engineering and Technology (IJARET), ISSN
6499(Online) Volume 4, Issue 3, April (2013), © IAEME
310
& DESIGN SPECIFICATIONS
A comparator is used to detect whether a signal is greater or smaller than zero, or to compare size
of one signal to another. It is in fact the second most widely used electronic components after amplifiers.
amp can be used as a comparator but this approach is too slow for practical
The circuit that has been used as a comparator is a CMOS circuit, which consists of two stages. The first
stage is a differential amplifier circuit and the second stage consists of a buffer formed by using two
f the differential stage will neither rise exactly to vdd nor fall exactly to
zero, hence this output is given to second stage consisting of two inverters which gives final output
which will be either vdd or zero depending on whether the input voltage is greater or less than the
Fig.3. Circuit Diagram of the Comparator
Fig 3 shows the comparator circuit where two matched input transistors whose sources are joined
together and biased by a transistor which should always be maintained in saturation region. The MOS
differential pair formed by the input transistors is loaded by a current mirror formed by two MOS
transistors at the top. The input voltage is applied to the gate of the input transistor in the left leg of
the circuit and reference voltage is applied at the gate of the input transistor in the right leg. If the
t voltage exceeds the reference voltage then the input transistor in the right leg goes into cutoff
and the entire current from the source flows only into the left leg and thus the voltage at the output
node will be nearly equal to vdd, which is then given to the stage consisting of two inverters which
transistor sizes of the proposed comparator
Transistor W (um) L (nm)
PM0 10 180
PM1 10 180
PM2 2 180
PM3 2 180
NM0 6 180
NM1 6 180
NM2 1 180
NM3 1 180
NM4 10 180
International Journal of Advanced Research in Engineering and Technology (IJARET), ISSN
6499(Online) Volume 4, Issue 3, April (2013), © IAEME
a signal is greater or smaller than zero, or to compare size
of one signal to another. It is in fact the second most widely used electronic components after amplifiers.
amp can be used as a comparator but this approach is too slow for practical applications.
The circuit that has been used as a comparator is a CMOS circuit, which consists of two stages. The first
stage is a differential amplifier circuit and the second stage consists of a buffer formed by using two
f the differential stage will neither rise exactly to vdd nor fall exactly to
zero, hence this output is given to second stage consisting of two inverters which gives final output
reater or less than the
Fig 3 shows the comparator circuit where two matched input transistors whose sources are joined
together and biased by a transistor which should always be maintained in saturation region. The MOS
by a current mirror formed by two MOS
transistors at the top. The input voltage is applied to the gate of the input transistor in the left leg of
the circuit and reference voltage is applied at the gate of the input transistor in the right leg. If the
t voltage exceeds the reference voltage then the input transistor in the right leg goes into cutoff
and the entire current from the source flows only into the left leg and thus the voltage at the output
to the stage consisting of two inverters which
International Journal of Advanced Research in Engineering and Technology (IJARET), ISSN
0976 – 6480(Print), ISSN 0976 – 6499(Online) Volume 4, Issue 3, April (2013), © IAEME
311
On the other hand when the input voltage is less than the reference voltage the input transistor in the
left leg of the circuit goes into cutoff and the entire current from the source flows only into the right
leg and thus the voltage at the output node will be nearly equal to zero and the next stage will make it
exactly zero. W/Ls of the transistors used in the comparator are shown in Table 1, The above
proposed comparator circuit consists of total 9 (4 pmos and 5 nmos) transistors. The widths and
lengths of each of these transistors are shown in table I.
Fig 4 shows the transient responses of the comparator. In the transient response it can be seen
that whenever the input sinusoidal signal voltage is above the reference voltage (which is 1volt in this
case) the comparator output is logic-1 and whenever it is below the reference voltage the comparator
output is logic-0.
Fig.4. Comparator Output
The ac response in fig 5 shows that the comparator can work efficiently up to 4G-HZ since
this comparator circuit can provide sufficient gain up to this frequency after which the response
degrades and circuit cannot be used as a comparator beyond this frequency.
Fig.5. AC response of the comparator
B) THERMOMETER TO BINARY ENCODER DESIGN
The outputs of comparators form a thermometer code (TC) which is a combination of a series
of zeros and a series of ones, e.g., 000…011…111 and are given to Thermometer to binary encoder
circuit.
International Journal of Advanced Research in Engineering and Technology (IJARET), ISSN
0976 – 6480(Print), ISSN 0976 – 6499(Online) Volume 4, Issue 3, April (2013), © IAEME
Fig .6
Because binary code is usually needed for digital signal processing, a thermometer code is then
transformed to a binary code through a (2k
of ADCs. Truth table for thermometer to binary encoder is as shown in tab
Table.2
The logic that has been used in implementing the thermometer to binary encoder is that the output
binary code is numerically equal to the number of 1s present in the input thermometer code.
Fig.7.
International Journal of Advanced Research in Engineering and Technology (IJARET), ISSN
6499(Online) Volume 4, Issue 3, April (2013), © IAEME
312
Fig .6. Block Diagram of Sub-ADC
code is usually needed for digital signal processing, a thermometer code is then
transformed to a binary code through a (2k-1)-to-k TC-to-BC encoder, where k is the resolution (bits)
of ADCs. Truth table for thermometer to binary encoder is as shown in table2
Table.2. Thermometer to binary code
The logic that has been used in implementing the thermometer to binary encoder is that the output
binary code is numerically equal to the number of 1s present in the input thermometer code.
Fig.7. Thermometer to Binary Encoder
International Journal of Advanced Research in Engineering and Technology (IJARET), ISSN
6499(Online) Volume 4, Issue 3, April (2013), © IAEME
code is usually needed for digital signal processing, a thermometer code is then
BC encoder, where k is the resolution (bits)
The logic that has been used in implementing the thermometer to binary encoder is that the output
binary code is numerically equal to the number of 1s present in the input thermometer code.
International Journal of Advanced Research in Engineering and Technology (IJARET), ISSN
0976 – 6480(Print), ISSN 0976 – 6499(Online) Volume 4, Issue 3, April (2013), © IAEME
Hence the output binary code can be obtained by simply adding all the bits of the input
thermometer code. This has been implemented by using the full adder circuits as shown in the fig 7
FIG.8. OUTPUT OF
Figure 8 shows the output of the comparators which are called as thermometer code, the
bottom 3 wave forms are the converted 3 bit binary code. It can be seen from this result that as the
number of input signals having the
circuit also increases by one in value.
C) FINAL 3BIT FLASH ADC
After having designed the comparator and the thermometer to binary converter circuits, the
next step is to arrange the seven comparators in parallel, where the one input to each of the
comparator is the input signal and the other input is the reference vol
figure 9.
Here the comparator used is that of the figure 3 and the reference voltages required are
derived from a series of voltage sources each having a voltage of 250mV. Hence the voltage obtained
as reference for the bottom most comparator is 250mV and that of the top most seventh comparator is
1.75V. Hence the reference voltages for the 3
International Journal of Advanced Research in Engineering and Technology (IJARET), ISSN
6499(Online) Volume 4, Issue 3, April (2013), © IAEME
313
Hence the output binary code can be obtained by simply adding all the bits of the input
thermometer code. This has been implemented by using the full adder circuits as shown in the fig 7
OF THERMOMETER TO BINARY CODE CONVERTER
Figure 8 shows the output of the comparators which are called as thermometer code, the
bottom 3 wave forms are the converted 3 bit binary code. It can be seen from this result that as the
number of input signals having the value equal to logic-1 increases by one the binary output of the
circuit also increases by one in value.
BLOCK
After having designed the comparator and the thermometer to binary converter circuits, the
next step is to arrange the seven comparators in parallel, where the one input to each of the
comparator is the input signal and the other input is the reference voltages, which is shown in the
Fig.9. Final Flash ADC
Here the comparator used is that of the figure 3 and the reference voltages required are
derived from a series of voltage sources each having a voltage of 250mV. Hence the voltage obtained
as reference for the bottom most comparator is 250mV and that of the top most seventh comparator is
1.75V. Hence the reference voltages for the 3-bit flash ADC is according to the table 2.
International Journal of Advanced Research in Engineering and Technology (IJARET), ISSN
6499(Online) Volume 4, Issue 3, April (2013), © IAEME
Hence the output binary code can be obtained by simply adding all the bits of the input
thermometer code. This has been implemented by using the full adder circuits as shown in the fig 7
ONVERTER
Figure 8 shows the output of the comparators which are called as thermometer code, the
bottom 3 wave forms are the converted 3 bit binary code. It can be seen from this result that as the
1 increases by one the binary output of the
After having designed the comparator and the thermometer to binary converter circuits, the
next step is to arrange the seven comparators in parallel, where the one input to each of the
tages, which is shown in the
Here the comparator used is that of the figure 3 and the reference voltages required are
derived from a series of voltage sources each having a voltage of 250mV. Hence the voltage obtained
as reference for the bottom most comparator is 250mV and that of the top most seventh comparator is
International Journal of Advanced Research in Engineering and Technology (IJARET), ISSN
0976 – 6480(Print), ISSN 0976 – 6499(Online) Volume 4, Issue 3, April (2013), © IAEME
314
Fig.10. Layout of Flash ADC
III.ADC OUTPUT WAVEFORMS
For the Flash ADC complete layout is prepared as shown in figure 10 where the most sensitive
parts are the comparators for which common centroid layout is carried out in order to overcome the
errors in the fabrication process.
Fig.11. Final output of 3bit Flash ADC
Figure 11 shows the output of final 3-bit flash ADC designed. It can be observed from this
figure that the input signal applied to the flash ADC is a sinusoidal signal whose input voltage varies
from 0V to 2V which generates a 3-bit binary output which varies from 000 to 111 as the input
sinusoidal voltage increases from 0V to 2V.
International Journal of Advanced Research in Engineering and Technology (IJARET), ISSN
0976 – 6480(Print), ISSN 0976 – 6499(Online) Volume 4, Issue 3, April (2013), © IAEME
315
III. CONCLUSION
A 3-bit Flash ADC has been designed using the proposed comparator circuit. The implementation
of this circuit has
Been done in cadence environment and output waveforms have been obtained.
IV. REFERENCES
[1] Behzad Razavi, “Design of Analog CMOS Integrated Circuits”, Tata McGraw-Hill Edition,
2002.
[2] R.Jacob Baker, Harry W. Li & David E. Boyce, “CMOS circuit design, layout and simulation”,
IEEE Press Series on Microelectronic Systems, Prentice-Hall of India Private Limited, 2004.
[3] Klass Bult and Govert J. G. M. Geelen, “A Fast Settling CMOS OpAmp for SC Circuits with 90-
dB DC Gain” , IEEE J. Solid-State Circuits, Vol.25, No.6, December 1990.
[4] Thomas Byunghak Cho, Student Member, IEEE, and Paul R. Gray, Fellow, IEEE, “A 10 b, 20
Msample/s, 35 mW Pipeline A/D Converter”, IEEE J. Solid-State Circuits, Vol.30, No.3, March
1995.
[5]. Mark Ferriss, Joshua Kang, “A 10-Bit 100-MHz Pipeline ADC”, University of Michigan, 598
design project, 2004.
[6]. Andrew M. Abo and Paul R. Gray, Fellow, IEEE, “A 1.5-V, 10-bit, 14.3-MS/s CMOS Pipeline
Analog-to-Digital Converter”,
IEEE J. Solid-State Circuits, Vol.34, No.5, March 1999.
[7].Stephen H. Lewis, H.Scott Fetterman, George F. Gross, R. Ramachandran and T. R. Viswanathan,
“A 10-b 20-Msample/s Analog-to-Digital Converter”, IEEE J. Solid-State Circuits, Vol.27, No.3,
March 1992.
[8]. Jan M. Rabaey, Anantha Chandrakasan, Borivoje Nikolic, “Digital Integrated Circuits: A Design
Perspective”, Prentice Hall, 2nd edition
[9] Suhas. S. Khot, Prakash. W. Wani , Mukul. S. Sutaone and Saurabh.K.Bhise, “A 581/781 Msps 3-
Bit Cmos Flash Adc Using Tiq Comparator” International Journal Of Electronics And
Communication Engineering &Technology (IJECET) Volume 3, Issue 2, 2012, PP: 352 – 359
ISSN PRINT: 0976- 6464, ISSN ONLINE: 0976 –6472
[10]Rajinder Tiwari, R K Singh, “An Optimized High Speed Dual Mode Cmos Differential Amplifier
for Analog Vlsiapplications” International Journal of Electrical Engineering & Technology
(IJEET) Volume 3, Issue 1, 2012, PP: 180 – 187, ISSN PRINT: 0976-6545, ISSN ONLINE:
0976-6553
[11] S. S. Khot, P. W. Wani,M. S. Sutaone and S.K.Bhise, “A 555/690 Msps 4-Bit Cmos Flash Adc
Using Tiq Comparator” International Journal of Electrical Engineering & Technology (IJEET)
Volume 3, Issue 2, 2012, PP: 373 – 382, ISSN PRINT: 0976-6545, ISSN ONLINE: 0976-6553

More Related Content

What's hot

Heart Beat Monitoring System
Heart Beat Monitoring SystemHeart Beat Monitoring System
Heart Beat Monitoring SystemINDRANILSAIN
 
Pendrive to pendrive data transfer without pc
Pendrive to pendrive data transfer without pcPendrive to pendrive data transfer without pc
Pendrive to pendrive data transfer without pcVishnu Kudumula
 
Microcontroladores: Microcontroladores PIC fundamentos y aplicaciones didácticos
Microcontroladores: Microcontroladores PIC fundamentos y aplicaciones didácticosMicrocontroladores: Microcontroladores PIC fundamentos y aplicaciones didácticos
Microcontroladores: Microcontroladores PIC fundamentos y aplicaciones didácticosSANTIAGO PABLO ALBERTO
 
1.ripple carry adder, full adder implementation using half adder.
1.ripple carry adder, full adder implementation using half adder.1.ripple carry adder, full adder implementation using half adder.
1.ripple carry adder, full adder implementation using half adder.MdFazleRabbi18
 
Field Programmable Gate Array: Building Blocks and Interconnections
Field Programmable Gate Array: Building Blocks and InterconnectionsField Programmable Gate Array: Building Blocks and Interconnections
Field Programmable Gate Array: Building Blocks and InterconnectionsDr. Saravanakumar Umathurai
 
Hybrid model for Transistor, small signal Analysis
Hybrid model for Transistor, small signal AnalysisHybrid model for Transistor, small signal Analysis
Hybrid model for Transistor, small signal AnalysisAbhishek Choksi
 
Multistage amplifier
Multistage amplifierMultistage amplifier
Multistage amplifierHansraj Meena
 
A major project report on Energy Efficient Infrared (IR) Based Home Automatio...
A major project report on Energy Efficient Infrared (IR) Based Home Automatio...A major project report on Energy Efficient Infrared (IR) Based Home Automatio...
A major project report on Energy Efficient Infrared (IR) Based Home Automatio...Prasant Kumar
 
Analog Electronics HandWritten Notes
Analog Electronics HandWritten NotesAnalog Electronics HandWritten Notes
Analog Electronics HandWritten NotesFellowBuddy.com
 
J - K & MASTERSLAVE FLIPFLOPS
J - K & MASTERSLAVE FLIPFLOPSJ - K & MASTERSLAVE FLIPFLOPS
J - K & MASTERSLAVE FLIPFLOPSKrishma Parekh
 
MASTER SLAVE JK FLIP FLOP & T FLIP FLOP
MASTER SLAVE JK FLIP FLOP & T FLIP FLOPMASTER SLAVE JK FLIP FLOP & T FLIP FLOP
MASTER SLAVE JK FLIP FLOP & T FLIP FLOPSmit Shah
 
18CS44-MES-Module-2(Chapter 6).pptx
18CS44-MES-Module-2(Chapter 6).pptx18CS44-MES-Module-2(Chapter 6).pptx
18CS44-MES-Module-2(Chapter 6).pptxrakshitha481121
 

What's hot (20)

Heart Beat Monitoring System
Heart Beat Monitoring SystemHeart Beat Monitoring System
Heart Beat Monitoring System
 
Pendrive to pendrive data transfer without pc
Pendrive to pendrive data transfer without pcPendrive to pendrive data transfer without pc
Pendrive to pendrive data transfer without pc
 
Interrupts of microcontroller 8051
Interrupts of microcontroller 8051Interrupts of microcontroller 8051
Interrupts of microcontroller 8051
 
Microcontroladores: Microcontroladores PIC fundamentos y aplicaciones didácticos
Microcontroladores: Microcontroladores PIC fundamentos y aplicaciones didácticosMicrocontroladores: Microcontroladores PIC fundamentos y aplicaciones didácticos
Microcontroladores: Microcontroladores PIC fundamentos y aplicaciones didácticos
 
1.ripple carry adder, full adder implementation using half adder.
1.ripple carry adder, full adder implementation using half adder.1.ripple carry adder, full adder implementation using half adder.
1.ripple carry adder, full adder implementation using half adder.
 
Arithmetic & Logic Unit
Arithmetic & Logic UnitArithmetic & Logic Unit
Arithmetic & Logic Unit
 
Field Programmable Gate Array: Building Blocks and Interconnections
Field Programmable Gate Array: Building Blocks and InterconnectionsField Programmable Gate Array: Building Blocks and Interconnections
Field Programmable Gate Array: Building Blocks and Interconnections
 
Hybrid model for Transistor, small signal Analysis
Hybrid model for Transistor, small signal AnalysisHybrid model for Transistor, small signal Analysis
Hybrid model for Transistor, small signal Analysis
 
Multistage amplifier
Multistage amplifierMultistage amplifier
Multistage amplifier
 
A major project report on Energy Efficient Infrared (IR) Based Home Automatio...
A major project report on Energy Efficient Infrared (IR) Based Home Automatio...A major project report on Energy Efficient Infrared (IR) Based Home Automatio...
A major project report on Energy Efficient Infrared (IR) Based Home Automatio...
 
Electrónica digital: Comparadores
Electrónica digital: ComparadoresElectrónica digital: Comparadores
Electrónica digital: Comparadores
 
Analog Electronics HandWritten Notes
Analog Electronics HandWritten NotesAnalog Electronics HandWritten Notes
Analog Electronics HandWritten Notes
 
Op amp basics
Op amp basicsOp amp basics
Op amp basics
 
Ripple Carry Adder
Ripple Carry AdderRipple Carry Adder
Ripple Carry Adder
 
J - K & MASTERSLAVE FLIPFLOPS
J - K & MASTERSLAVE FLIPFLOPSJ - K & MASTERSLAVE FLIPFLOPS
J - K & MASTERSLAVE FLIPFLOPS
 
MASTER SLAVE JK FLIP FLOP & T FLIP FLOP
MASTER SLAVE JK FLIP FLOP & T FLIP FLOPMASTER SLAVE JK FLIP FLOP & T FLIP FLOP
MASTER SLAVE JK FLIP FLOP & T FLIP FLOP
 
Timers
TimersTimers
Timers
 
06. thumb instructions
06. thumb instructions06. thumb instructions
06. thumb instructions
 
18CS44-MES-Module-2(Chapter 6).pptx
18CS44-MES-Module-2(Chapter 6).pptx18CS44-MES-Module-2(Chapter 6).pptx
18CS44-MES-Module-2(Chapter 6).pptx
 
Comparator
ComparatorComparator
Comparator
 

Similar to Design & implementation of 3 bit flash adc in 0.18µm cmos

Design and Analysis of Low Power Double Tail Comparator for 2-bit Fast ADC
Design and Analysis of Low Power Double Tail Comparator for 2-bit Fast ADCDesign and Analysis of Low Power Double Tail Comparator for 2-bit Fast ADC
Design and Analysis of Low Power Double Tail Comparator for 2-bit Fast ADCIJCSIS Research Publications
 
Design of up converter at 2.4GHz using Analog VLSI with 22nm Technology
Design of up converter at 2.4GHz using Analog VLSI with 22nm TechnologyDesign of up converter at 2.4GHz using Analog VLSI with 22nm Technology
Design of up converter at 2.4GHz using Analog VLSI with 22nm Technologyijsrd.com
 
Study and implementation of comparator in cmos 50 nm technology
Study and implementation of comparator in cmos 50 nm technologyStudy and implementation of comparator in cmos 50 nm technology
Study and implementation of comparator in cmos 50 nm technologyeSAT Journals
 
Study and implementation of comparator in cmos 50 nm
Study and implementation of comparator in cmos 50 nmStudy and implementation of comparator in cmos 50 nm
Study and implementation of comparator in cmos 50 nmeSAT Publishing House
 
Simulation of 3 bit Flash ADC in 0.18μmTechnology using NG SPICE Tool for Hig...
Simulation of 3 bit Flash ADC in 0.18μmTechnology using NG SPICE Tool for Hig...Simulation of 3 bit Flash ADC in 0.18μmTechnology using NG SPICE Tool for Hig...
Simulation of 3 bit Flash ADC in 0.18μmTechnology using NG SPICE Tool for Hig...ijsrd.com
 
Design of Low Power & High Speed Comparator with 0.18μm Technology for ADC Ap...
Design of Low Power & High Speed Comparator with 0.18μm Technology for ADC Ap...Design of Low Power & High Speed Comparator with 0.18μm Technology for ADC Ap...
Design of Low Power & High Speed Comparator with 0.18μm Technology for ADC Ap...IJERA Editor
 
DESIGN OF HIGH EFFICIENCY TWO STAGE POWER AMPLIFIER IN 0.13UM RF CMOS TECHNOL...
DESIGN OF HIGH EFFICIENCY TWO STAGE POWER AMPLIFIER IN 0.13UM RF CMOS TECHNOL...DESIGN OF HIGH EFFICIENCY TWO STAGE POWER AMPLIFIER IN 0.13UM RF CMOS TECHNOL...
DESIGN OF HIGH EFFICIENCY TWO STAGE POWER AMPLIFIER IN 0.13UM RF CMOS TECHNOL...VLSICS Design
 
Lv side distributed power factor correction system
Lv side distributed power factor correction systemLv side distributed power factor correction system
Lv side distributed power factor correction systemeSAT Publishing House
 
Distortion Analysis of Differential Amplifier
Distortion Analysis of Differential AmplifierDistortion Analysis of Differential Amplifier
Distortion Analysis of Differential AmplifierIOSR Journals
 
harmonic distortion ppt
harmonic distortion pptharmonic distortion ppt
harmonic distortion pptAditi Tiwari
 
Design of an ADC using High Precision Comparator with Time Domain Offset Canc...
Design of an ADC using High Precision Comparator with Time Domain Offset Canc...Design of an ADC using High Precision Comparator with Time Domain Offset Canc...
Design of an ADC using High Precision Comparator with Time Domain Offset Canc...IJTET Journal
 
A Synchronizing Devicefor Power Electronic Converters
A Synchronizing Devicefor Power Electronic ConvertersA Synchronizing Devicefor Power Electronic Converters
A Synchronizing Devicefor Power Electronic ConvertersIJERA Editor
 
An approach to design Flash Analog to Digital Converter for High Speed and Lo...
An approach to design Flash Analog to Digital Converter for High Speed and Lo...An approach to design Flash Analog to Digital Converter for High Speed and Lo...
An approach to design Flash Analog to Digital Converter for High Speed and Lo...VLSICS Design
 
FAST TRANSIENT RESPONSE LOW DROPOUT VOLTAGE REGULATOR
FAST TRANSIENT RESPONSE LOW DROPOUT VOLTAGE REGULATORFAST TRANSIENT RESPONSE LOW DROPOUT VOLTAGE REGULATOR
FAST TRANSIENT RESPONSE LOW DROPOUT VOLTAGE REGULATORijseajournal
 
A NEW APPROACH TO DESIGN LOW POWER CMOS FLASH A/D CONVERTER
A NEW APPROACH TO DESIGN LOW POWER CMOS FLASH A/D CONVERTERA NEW APPROACH TO DESIGN LOW POWER CMOS FLASH A/D CONVERTER
A NEW APPROACH TO DESIGN LOW POWER CMOS FLASH A/D CONVERTERVLSICS Design
 
Linearity enhancement of operational transconductance amplifier using source
Linearity enhancement of operational transconductance amplifier using sourceLinearity enhancement of operational transconductance amplifier using source
Linearity enhancement of operational transconductance amplifier using sourceIAEME Publication
 
Design of 6 bit flash analog to digital converter using variable switching vo...
Design of 6 bit flash analog to digital converter using variable switching vo...Design of 6 bit flash analog to digital converter using variable switching vo...
Design of 6 bit flash analog to digital converter using variable switching vo...VLSICS Design
 

Similar to Design & implementation of 3 bit flash adc in 0.18µm cmos (20)

Design and Analysis of Low Power Double Tail Comparator for 2-bit Fast ADC
Design and Analysis of Low Power Double Tail Comparator for 2-bit Fast ADCDesign and Analysis of Low Power Double Tail Comparator for 2-bit Fast ADC
Design and Analysis of Low Power Double Tail Comparator for 2-bit Fast ADC
 
Design of up converter at 2.4GHz using Analog VLSI with 22nm Technology
Design of up converter at 2.4GHz using Analog VLSI with 22nm TechnologyDesign of up converter at 2.4GHz using Analog VLSI with 22nm Technology
Design of up converter at 2.4GHz using Analog VLSI with 22nm Technology
 
Study and implementation of comparator in cmos 50 nm technology
Study and implementation of comparator in cmos 50 nm technologyStudy and implementation of comparator in cmos 50 nm technology
Study and implementation of comparator in cmos 50 nm technology
 
Study and implementation of comparator in cmos 50 nm
Study and implementation of comparator in cmos 50 nmStudy and implementation of comparator in cmos 50 nm
Study and implementation of comparator in cmos 50 nm
 
Simulation of 3 bit Flash ADC in 0.18μmTechnology using NG SPICE Tool for Hig...
Simulation of 3 bit Flash ADC in 0.18μmTechnology using NG SPICE Tool for Hig...Simulation of 3 bit Flash ADC in 0.18μmTechnology using NG SPICE Tool for Hig...
Simulation of 3 bit Flash ADC in 0.18μmTechnology using NG SPICE Tool for Hig...
 
Design of Low Power & High Speed Comparator with 0.18μm Technology for ADC Ap...
Design of Low Power & High Speed Comparator with 0.18μm Technology for ADC Ap...Design of Low Power & High Speed Comparator with 0.18μm Technology for ADC Ap...
Design of Low Power & High Speed Comparator with 0.18μm Technology for ADC Ap...
 
DESIGN OF HIGH EFFICIENCY TWO STAGE POWER AMPLIFIER IN 0.13UM RF CMOS TECHNOL...
DESIGN OF HIGH EFFICIENCY TWO STAGE POWER AMPLIFIER IN 0.13UM RF CMOS TECHNOL...DESIGN OF HIGH EFFICIENCY TWO STAGE POWER AMPLIFIER IN 0.13UM RF CMOS TECHNOL...
DESIGN OF HIGH EFFICIENCY TWO STAGE POWER AMPLIFIER IN 0.13UM RF CMOS TECHNOL...
 
Lv side distributed power factor correction system
Lv side distributed power factor correction systemLv side distributed power factor correction system
Lv side distributed power factor correction system
 
Distortion Analysis of Differential Amplifier
Distortion Analysis of Differential AmplifierDistortion Analysis of Differential Amplifier
Distortion Analysis of Differential Amplifier
 
8-15
8-158-15
8-15
 
harmonic distortion ppt
harmonic distortion pptharmonic distortion ppt
harmonic distortion ppt
 
X33128132
X33128132X33128132
X33128132
 
Design of an ADC using High Precision Comparator with Time Domain Offset Canc...
Design of an ADC using High Precision Comparator with Time Domain Offset Canc...Design of an ADC using High Precision Comparator with Time Domain Offset Canc...
Design of an ADC using High Precision Comparator with Time Domain Offset Canc...
 
A Synchronizing Devicefor Power Electronic Converters
A Synchronizing Devicefor Power Electronic ConvertersA Synchronizing Devicefor Power Electronic Converters
A Synchronizing Devicefor Power Electronic Converters
 
Npc informe final
Npc informe finalNpc informe final
Npc informe final
 
An approach to design Flash Analog to Digital Converter for High Speed and Lo...
An approach to design Flash Analog to Digital Converter for High Speed and Lo...An approach to design Flash Analog to Digital Converter for High Speed and Lo...
An approach to design Flash Analog to Digital Converter for High Speed and Lo...
 
FAST TRANSIENT RESPONSE LOW DROPOUT VOLTAGE REGULATOR
FAST TRANSIENT RESPONSE LOW DROPOUT VOLTAGE REGULATORFAST TRANSIENT RESPONSE LOW DROPOUT VOLTAGE REGULATOR
FAST TRANSIENT RESPONSE LOW DROPOUT VOLTAGE REGULATOR
 
A NEW APPROACH TO DESIGN LOW POWER CMOS FLASH A/D CONVERTER
A NEW APPROACH TO DESIGN LOW POWER CMOS FLASH A/D CONVERTERA NEW APPROACH TO DESIGN LOW POWER CMOS FLASH A/D CONVERTER
A NEW APPROACH TO DESIGN LOW POWER CMOS FLASH A/D CONVERTER
 
Linearity enhancement of operational transconductance amplifier using source
Linearity enhancement of operational transconductance amplifier using sourceLinearity enhancement of operational transconductance amplifier using source
Linearity enhancement of operational transconductance amplifier using source
 
Design of 6 bit flash analog to digital converter using variable switching vo...
Design of 6 bit flash analog to digital converter using variable switching vo...Design of 6 bit flash analog to digital converter using variable switching vo...
Design of 6 bit flash analog to digital converter using variable switching vo...
 

More from IAEME Publication

IAEME_Publication_Call_for_Paper_September_2022.pdf
IAEME_Publication_Call_for_Paper_September_2022.pdfIAEME_Publication_Call_for_Paper_September_2022.pdf
IAEME_Publication_Call_for_Paper_September_2022.pdfIAEME Publication
 
MODELING AND ANALYSIS OF SURFACE ROUGHNESS AND WHITE LATER THICKNESS IN WIRE-...
MODELING AND ANALYSIS OF SURFACE ROUGHNESS AND WHITE LATER THICKNESS IN WIRE-...MODELING AND ANALYSIS OF SURFACE ROUGHNESS AND WHITE LATER THICKNESS IN WIRE-...
MODELING AND ANALYSIS OF SURFACE ROUGHNESS AND WHITE LATER THICKNESS IN WIRE-...IAEME Publication
 
A STUDY ON THE REASONS FOR TRANSGENDER TO BECOME ENTREPRENEURS
A STUDY ON THE REASONS FOR TRANSGENDER TO BECOME ENTREPRENEURSA STUDY ON THE REASONS FOR TRANSGENDER TO BECOME ENTREPRENEURS
A STUDY ON THE REASONS FOR TRANSGENDER TO BECOME ENTREPRENEURSIAEME Publication
 
BROAD UNEXPOSED SKILLS OF TRANSGENDER ENTREPRENEURS
BROAD UNEXPOSED SKILLS OF TRANSGENDER ENTREPRENEURSBROAD UNEXPOSED SKILLS OF TRANSGENDER ENTREPRENEURS
BROAD UNEXPOSED SKILLS OF TRANSGENDER ENTREPRENEURSIAEME Publication
 
DETERMINANTS AFFECTING THE USER'S INTENTION TO USE MOBILE BANKING APPLICATIONS
DETERMINANTS AFFECTING THE USER'S INTENTION TO USE MOBILE BANKING APPLICATIONSDETERMINANTS AFFECTING THE USER'S INTENTION TO USE MOBILE BANKING APPLICATIONS
DETERMINANTS AFFECTING THE USER'S INTENTION TO USE MOBILE BANKING APPLICATIONSIAEME Publication
 
ANALYSE THE USER PREDILECTION ON GPAY AND PHONEPE FOR DIGITAL TRANSACTIONS
ANALYSE THE USER PREDILECTION ON GPAY AND PHONEPE FOR DIGITAL TRANSACTIONSANALYSE THE USER PREDILECTION ON GPAY AND PHONEPE FOR DIGITAL TRANSACTIONS
ANALYSE THE USER PREDILECTION ON GPAY AND PHONEPE FOR DIGITAL TRANSACTIONSIAEME Publication
 
VOICE BASED ATM FOR VISUALLY IMPAIRED USING ARDUINO
VOICE BASED ATM FOR VISUALLY IMPAIRED USING ARDUINOVOICE BASED ATM FOR VISUALLY IMPAIRED USING ARDUINO
VOICE BASED ATM FOR VISUALLY IMPAIRED USING ARDUINOIAEME Publication
 
IMPACT OF EMOTIONAL INTELLIGENCE ON HUMAN RESOURCE MANAGEMENT PRACTICES AMONG...
IMPACT OF EMOTIONAL INTELLIGENCE ON HUMAN RESOURCE MANAGEMENT PRACTICES AMONG...IMPACT OF EMOTIONAL INTELLIGENCE ON HUMAN RESOURCE MANAGEMENT PRACTICES AMONG...
IMPACT OF EMOTIONAL INTELLIGENCE ON HUMAN RESOURCE MANAGEMENT PRACTICES AMONG...IAEME Publication
 
VISUALISING AGING PARENTS & THEIR CLOSE CARERS LIFE JOURNEY IN AGING ECONOMY
VISUALISING AGING PARENTS & THEIR CLOSE CARERS LIFE JOURNEY IN AGING ECONOMYVISUALISING AGING PARENTS & THEIR CLOSE CARERS LIFE JOURNEY IN AGING ECONOMY
VISUALISING AGING PARENTS & THEIR CLOSE CARERS LIFE JOURNEY IN AGING ECONOMYIAEME Publication
 
A STUDY ON THE IMPACT OF ORGANIZATIONAL CULTURE ON THE EFFECTIVENESS OF PERFO...
A STUDY ON THE IMPACT OF ORGANIZATIONAL CULTURE ON THE EFFECTIVENESS OF PERFO...A STUDY ON THE IMPACT OF ORGANIZATIONAL CULTURE ON THE EFFECTIVENESS OF PERFO...
A STUDY ON THE IMPACT OF ORGANIZATIONAL CULTURE ON THE EFFECTIVENESS OF PERFO...IAEME Publication
 
GANDHI ON NON-VIOLENT POLICE
GANDHI ON NON-VIOLENT POLICEGANDHI ON NON-VIOLENT POLICE
GANDHI ON NON-VIOLENT POLICEIAEME Publication
 
A STUDY ON TALENT MANAGEMENT AND ITS IMPACT ON EMPLOYEE RETENTION IN SELECTED...
A STUDY ON TALENT MANAGEMENT AND ITS IMPACT ON EMPLOYEE RETENTION IN SELECTED...A STUDY ON TALENT MANAGEMENT AND ITS IMPACT ON EMPLOYEE RETENTION IN SELECTED...
A STUDY ON TALENT MANAGEMENT AND ITS IMPACT ON EMPLOYEE RETENTION IN SELECTED...IAEME Publication
 
ATTRITION IN THE IT INDUSTRY DURING COVID-19 PANDEMIC: LINKING EMOTIONAL INTE...
ATTRITION IN THE IT INDUSTRY DURING COVID-19 PANDEMIC: LINKING EMOTIONAL INTE...ATTRITION IN THE IT INDUSTRY DURING COVID-19 PANDEMIC: LINKING EMOTIONAL INTE...
ATTRITION IN THE IT INDUSTRY DURING COVID-19 PANDEMIC: LINKING EMOTIONAL INTE...IAEME Publication
 
INFLUENCE OF TALENT MANAGEMENT PRACTICES ON ORGANIZATIONAL PERFORMANCE A STUD...
INFLUENCE OF TALENT MANAGEMENT PRACTICES ON ORGANIZATIONAL PERFORMANCE A STUD...INFLUENCE OF TALENT MANAGEMENT PRACTICES ON ORGANIZATIONAL PERFORMANCE A STUD...
INFLUENCE OF TALENT MANAGEMENT PRACTICES ON ORGANIZATIONAL PERFORMANCE A STUD...IAEME Publication
 
A STUDY OF VARIOUS TYPES OF LOANS OF SELECTED PUBLIC AND PRIVATE SECTOR BANKS...
A STUDY OF VARIOUS TYPES OF LOANS OF SELECTED PUBLIC AND PRIVATE SECTOR BANKS...A STUDY OF VARIOUS TYPES OF LOANS OF SELECTED PUBLIC AND PRIVATE SECTOR BANKS...
A STUDY OF VARIOUS TYPES OF LOANS OF SELECTED PUBLIC AND PRIVATE SECTOR BANKS...IAEME Publication
 
EXPERIMENTAL STUDY OF MECHANICAL AND TRIBOLOGICAL RELATION OF NYLON/BaSO4 POL...
EXPERIMENTAL STUDY OF MECHANICAL AND TRIBOLOGICAL RELATION OF NYLON/BaSO4 POL...EXPERIMENTAL STUDY OF MECHANICAL AND TRIBOLOGICAL RELATION OF NYLON/BaSO4 POL...
EXPERIMENTAL STUDY OF MECHANICAL AND TRIBOLOGICAL RELATION OF NYLON/BaSO4 POL...IAEME Publication
 
ROLE OF SOCIAL ENTREPRENEURSHIP IN RURAL DEVELOPMENT OF INDIA - PROBLEMS AND ...
ROLE OF SOCIAL ENTREPRENEURSHIP IN RURAL DEVELOPMENT OF INDIA - PROBLEMS AND ...ROLE OF SOCIAL ENTREPRENEURSHIP IN RURAL DEVELOPMENT OF INDIA - PROBLEMS AND ...
ROLE OF SOCIAL ENTREPRENEURSHIP IN RURAL DEVELOPMENT OF INDIA - PROBLEMS AND ...IAEME Publication
 
OPTIMAL RECONFIGURATION OF POWER DISTRIBUTION RADIAL NETWORK USING HYBRID MET...
OPTIMAL RECONFIGURATION OF POWER DISTRIBUTION RADIAL NETWORK USING HYBRID MET...OPTIMAL RECONFIGURATION OF POWER DISTRIBUTION RADIAL NETWORK USING HYBRID MET...
OPTIMAL RECONFIGURATION OF POWER DISTRIBUTION RADIAL NETWORK USING HYBRID MET...IAEME Publication
 
APPLICATION OF FRUGAL APPROACH FOR PRODUCTIVITY IMPROVEMENT - A CASE STUDY OF...
APPLICATION OF FRUGAL APPROACH FOR PRODUCTIVITY IMPROVEMENT - A CASE STUDY OF...APPLICATION OF FRUGAL APPROACH FOR PRODUCTIVITY IMPROVEMENT - A CASE STUDY OF...
APPLICATION OF FRUGAL APPROACH FOR PRODUCTIVITY IMPROVEMENT - A CASE STUDY OF...IAEME Publication
 
A MULTIPLE – CHANNEL QUEUING MODELS ON FUZZY ENVIRONMENT
A MULTIPLE – CHANNEL QUEUING MODELS ON FUZZY ENVIRONMENTA MULTIPLE – CHANNEL QUEUING MODELS ON FUZZY ENVIRONMENT
A MULTIPLE – CHANNEL QUEUING MODELS ON FUZZY ENVIRONMENTIAEME Publication
 

More from IAEME Publication (20)

IAEME_Publication_Call_for_Paper_September_2022.pdf
IAEME_Publication_Call_for_Paper_September_2022.pdfIAEME_Publication_Call_for_Paper_September_2022.pdf
IAEME_Publication_Call_for_Paper_September_2022.pdf
 
MODELING AND ANALYSIS OF SURFACE ROUGHNESS AND WHITE LATER THICKNESS IN WIRE-...
MODELING AND ANALYSIS OF SURFACE ROUGHNESS AND WHITE LATER THICKNESS IN WIRE-...MODELING AND ANALYSIS OF SURFACE ROUGHNESS AND WHITE LATER THICKNESS IN WIRE-...
MODELING AND ANALYSIS OF SURFACE ROUGHNESS AND WHITE LATER THICKNESS IN WIRE-...
 
A STUDY ON THE REASONS FOR TRANSGENDER TO BECOME ENTREPRENEURS
A STUDY ON THE REASONS FOR TRANSGENDER TO BECOME ENTREPRENEURSA STUDY ON THE REASONS FOR TRANSGENDER TO BECOME ENTREPRENEURS
A STUDY ON THE REASONS FOR TRANSGENDER TO BECOME ENTREPRENEURS
 
BROAD UNEXPOSED SKILLS OF TRANSGENDER ENTREPRENEURS
BROAD UNEXPOSED SKILLS OF TRANSGENDER ENTREPRENEURSBROAD UNEXPOSED SKILLS OF TRANSGENDER ENTREPRENEURS
BROAD UNEXPOSED SKILLS OF TRANSGENDER ENTREPRENEURS
 
DETERMINANTS AFFECTING THE USER'S INTENTION TO USE MOBILE BANKING APPLICATIONS
DETERMINANTS AFFECTING THE USER'S INTENTION TO USE MOBILE BANKING APPLICATIONSDETERMINANTS AFFECTING THE USER'S INTENTION TO USE MOBILE BANKING APPLICATIONS
DETERMINANTS AFFECTING THE USER'S INTENTION TO USE MOBILE BANKING APPLICATIONS
 
ANALYSE THE USER PREDILECTION ON GPAY AND PHONEPE FOR DIGITAL TRANSACTIONS
ANALYSE THE USER PREDILECTION ON GPAY AND PHONEPE FOR DIGITAL TRANSACTIONSANALYSE THE USER PREDILECTION ON GPAY AND PHONEPE FOR DIGITAL TRANSACTIONS
ANALYSE THE USER PREDILECTION ON GPAY AND PHONEPE FOR DIGITAL TRANSACTIONS
 
VOICE BASED ATM FOR VISUALLY IMPAIRED USING ARDUINO
VOICE BASED ATM FOR VISUALLY IMPAIRED USING ARDUINOVOICE BASED ATM FOR VISUALLY IMPAIRED USING ARDUINO
VOICE BASED ATM FOR VISUALLY IMPAIRED USING ARDUINO
 
IMPACT OF EMOTIONAL INTELLIGENCE ON HUMAN RESOURCE MANAGEMENT PRACTICES AMONG...
IMPACT OF EMOTIONAL INTELLIGENCE ON HUMAN RESOURCE MANAGEMENT PRACTICES AMONG...IMPACT OF EMOTIONAL INTELLIGENCE ON HUMAN RESOURCE MANAGEMENT PRACTICES AMONG...
IMPACT OF EMOTIONAL INTELLIGENCE ON HUMAN RESOURCE MANAGEMENT PRACTICES AMONG...
 
VISUALISING AGING PARENTS & THEIR CLOSE CARERS LIFE JOURNEY IN AGING ECONOMY
VISUALISING AGING PARENTS & THEIR CLOSE CARERS LIFE JOURNEY IN AGING ECONOMYVISUALISING AGING PARENTS & THEIR CLOSE CARERS LIFE JOURNEY IN AGING ECONOMY
VISUALISING AGING PARENTS & THEIR CLOSE CARERS LIFE JOURNEY IN AGING ECONOMY
 
A STUDY ON THE IMPACT OF ORGANIZATIONAL CULTURE ON THE EFFECTIVENESS OF PERFO...
A STUDY ON THE IMPACT OF ORGANIZATIONAL CULTURE ON THE EFFECTIVENESS OF PERFO...A STUDY ON THE IMPACT OF ORGANIZATIONAL CULTURE ON THE EFFECTIVENESS OF PERFO...
A STUDY ON THE IMPACT OF ORGANIZATIONAL CULTURE ON THE EFFECTIVENESS OF PERFO...
 
GANDHI ON NON-VIOLENT POLICE
GANDHI ON NON-VIOLENT POLICEGANDHI ON NON-VIOLENT POLICE
GANDHI ON NON-VIOLENT POLICE
 
A STUDY ON TALENT MANAGEMENT AND ITS IMPACT ON EMPLOYEE RETENTION IN SELECTED...
A STUDY ON TALENT MANAGEMENT AND ITS IMPACT ON EMPLOYEE RETENTION IN SELECTED...A STUDY ON TALENT MANAGEMENT AND ITS IMPACT ON EMPLOYEE RETENTION IN SELECTED...
A STUDY ON TALENT MANAGEMENT AND ITS IMPACT ON EMPLOYEE RETENTION IN SELECTED...
 
ATTRITION IN THE IT INDUSTRY DURING COVID-19 PANDEMIC: LINKING EMOTIONAL INTE...
ATTRITION IN THE IT INDUSTRY DURING COVID-19 PANDEMIC: LINKING EMOTIONAL INTE...ATTRITION IN THE IT INDUSTRY DURING COVID-19 PANDEMIC: LINKING EMOTIONAL INTE...
ATTRITION IN THE IT INDUSTRY DURING COVID-19 PANDEMIC: LINKING EMOTIONAL INTE...
 
INFLUENCE OF TALENT MANAGEMENT PRACTICES ON ORGANIZATIONAL PERFORMANCE A STUD...
INFLUENCE OF TALENT MANAGEMENT PRACTICES ON ORGANIZATIONAL PERFORMANCE A STUD...INFLUENCE OF TALENT MANAGEMENT PRACTICES ON ORGANIZATIONAL PERFORMANCE A STUD...
INFLUENCE OF TALENT MANAGEMENT PRACTICES ON ORGANIZATIONAL PERFORMANCE A STUD...
 
A STUDY OF VARIOUS TYPES OF LOANS OF SELECTED PUBLIC AND PRIVATE SECTOR BANKS...
A STUDY OF VARIOUS TYPES OF LOANS OF SELECTED PUBLIC AND PRIVATE SECTOR BANKS...A STUDY OF VARIOUS TYPES OF LOANS OF SELECTED PUBLIC AND PRIVATE SECTOR BANKS...
A STUDY OF VARIOUS TYPES OF LOANS OF SELECTED PUBLIC AND PRIVATE SECTOR BANKS...
 
EXPERIMENTAL STUDY OF MECHANICAL AND TRIBOLOGICAL RELATION OF NYLON/BaSO4 POL...
EXPERIMENTAL STUDY OF MECHANICAL AND TRIBOLOGICAL RELATION OF NYLON/BaSO4 POL...EXPERIMENTAL STUDY OF MECHANICAL AND TRIBOLOGICAL RELATION OF NYLON/BaSO4 POL...
EXPERIMENTAL STUDY OF MECHANICAL AND TRIBOLOGICAL RELATION OF NYLON/BaSO4 POL...
 
ROLE OF SOCIAL ENTREPRENEURSHIP IN RURAL DEVELOPMENT OF INDIA - PROBLEMS AND ...
ROLE OF SOCIAL ENTREPRENEURSHIP IN RURAL DEVELOPMENT OF INDIA - PROBLEMS AND ...ROLE OF SOCIAL ENTREPRENEURSHIP IN RURAL DEVELOPMENT OF INDIA - PROBLEMS AND ...
ROLE OF SOCIAL ENTREPRENEURSHIP IN RURAL DEVELOPMENT OF INDIA - PROBLEMS AND ...
 
OPTIMAL RECONFIGURATION OF POWER DISTRIBUTION RADIAL NETWORK USING HYBRID MET...
OPTIMAL RECONFIGURATION OF POWER DISTRIBUTION RADIAL NETWORK USING HYBRID MET...OPTIMAL RECONFIGURATION OF POWER DISTRIBUTION RADIAL NETWORK USING HYBRID MET...
OPTIMAL RECONFIGURATION OF POWER DISTRIBUTION RADIAL NETWORK USING HYBRID MET...
 
APPLICATION OF FRUGAL APPROACH FOR PRODUCTIVITY IMPROVEMENT - A CASE STUDY OF...
APPLICATION OF FRUGAL APPROACH FOR PRODUCTIVITY IMPROVEMENT - A CASE STUDY OF...APPLICATION OF FRUGAL APPROACH FOR PRODUCTIVITY IMPROVEMENT - A CASE STUDY OF...
APPLICATION OF FRUGAL APPROACH FOR PRODUCTIVITY IMPROVEMENT - A CASE STUDY OF...
 
A MULTIPLE – CHANNEL QUEUING MODELS ON FUZZY ENVIRONMENT
A MULTIPLE – CHANNEL QUEUING MODELS ON FUZZY ENVIRONMENTA MULTIPLE – CHANNEL QUEUING MODELS ON FUZZY ENVIRONMENT
A MULTIPLE – CHANNEL QUEUING MODELS ON FUZZY ENVIRONMENT
 

Recently uploaded

Modular Monolith - a Practical Alternative to Microservices @ Devoxx UK 2024
Modular Monolith - a Practical Alternative to Microservices @ Devoxx UK 2024Modular Monolith - a Practical Alternative to Microservices @ Devoxx UK 2024
Modular Monolith - a Practical Alternative to Microservices @ Devoxx UK 2024Victor Rentea
 
Biography Of Angeliki Cooney | Senior Vice President Life Sciences | Albany, ...
Biography Of Angeliki Cooney | Senior Vice President Life Sciences | Albany, ...Biography Of Angeliki Cooney | Senior Vice President Life Sciences | Albany, ...
Biography Of Angeliki Cooney | Senior Vice President Life Sciences | Albany, ...Angeliki Cooney
 
MINDCTI Revenue Release Quarter One 2024
MINDCTI Revenue Release Quarter One 2024MINDCTI Revenue Release Quarter One 2024
MINDCTI Revenue Release Quarter One 2024MIND CTI
 
[BuildWithAI] Introduction to Gemini.pdf
[BuildWithAI] Introduction to Gemini.pdf[BuildWithAI] Introduction to Gemini.pdf
[BuildWithAI] Introduction to Gemini.pdfSandro Moreira
 
"I see eyes in my soup": How Delivery Hero implemented the safety system for ...
"I see eyes in my soup": How Delivery Hero implemented the safety system for ..."I see eyes in my soup": How Delivery Hero implemented the safety system for ...
"I see eyes in my soup": How Delivery Hero implemented the safety system for ...Zilliz
 
Apidays New York 2024 - Accelerating FinTech Innovation by Vasa Krishnan, Fin...
Apidays New York 2024 - Accelerating FinTech Innovation by Vasa Krishnan, Fin...Apidays New York 2024 - Accelerating FinTech Innovation by Vasa Krishnan, Fin...
Apidays New York 2024 - Accelerating FinTech Innovation by Vasa Krishnan, Fin...apidays
 
Navigating the Deluge_ Dubai Floods and the Resilience of Dubai International...
Navigating the Deluge_ Dubai Floods and the Resilience of Dubai International...Navigating the Deluge_ Dubai Floods and the Resilience of Dubai International...
Navigating the Deluge_ Dubai Floods and the Resilience of Dubai International...Orbitshub
 
Boost Fertility New Invention Ups Success Rates.pdf
Boost Fertility New Invention Ups Success Rates.pdfBoost Fertility New Invention Ups Success Rates.pdf
Boost Fertility New Invention Ups Success Rates.pdfsudhanshuwaghmare1
 
How to Troubleshoot Apps for the Modern Connected Worker
How to Troubleshoot Apps for the Modern Connected WorkerHow to Troubleshoot Apps for the Modern Connected Worker
How to Troubleshoot Apps for the Modern Connected WorkerThousandEyes
 
Elevate Developer Efficiency & build GenAI Application with Amazon Q​
Elevate Developer Efficiency & build GenAI Application with Amazon Q​Elevate Developer Efficiency & build GenAI Application with Amazon Q​
Elevate Developer Efficiency & build GenAI Application with Amazon Q​Bhuvaneswari Subramani
 
AWS Community Day CPH - Three problems of Terraform
AWS Community Day CPH - Three problems of TerraformAWS Community Day CPH - Three problems of Terraform
AWS Community Day CPH - Three problems of TerraformAndrey Devyatkin
 
DBX First Quarter 2024 Investor Presentation
DBX First Quarter 2024 Investor PresentationDBX First Quarter 2024 Investor Presentation
DBX First Quarter 2024 Investor PresentationDropbox
 
Apidays New York 2024 - Passkeys: Developing APIs to enable passwordless auth...
Apidays New York 2024 - Passkeys: Developing APIs to enable passwordless auth...Apidays New York 2024 - Passkeys: Developing APIs to enable passwordless auth...
Apidays New York 2024 - Passkeys: Developing APIs to enable passwordless auth...apidays
 
DEV meet-up UiPath Document Understanding May 7 2024 Amsterdam
DEV meet-up UiPath Document Understanding May 7 2024 AmsterdamDEV meet-up UiPath Document Understanding May 7 2024 Amsterdam
DEV meet-up UiPath Document Understanding May 7 2024 AmsterdamUiPathCommunity
 
MS Copilot expands with MS Graph connectors
MS Copilot expands with MS Graph connectorsMS Copilot expands with MS Graph connectors
MS Copilot expands with MS Graph connectorsNanddeep Nachan
 
presentation ICT roal in 21st century education
presentation ICT roal in 21st century educationpresentation ICT roal in 21st century education
presentation ICT roal in 21st century educationjfdjdjcjdnsjd
 
Exploring Multimodal Embeddings with Milvus
Exploring Multimodal Embeddings with MilvusExploring Multimodal Embeddings with Milvus
Exploring Multimodal Embeddings with MilvusZilliz
 
ProductAnonymous-April2024-WinProductDiscovery-MelissaKlemke
ProductAnonymous-April2024-WinProductDiscovery-MelissaKlemkeProductAnonymous-April2024-WinProductDiscovery-MelissaKlemke
ProductAnonymous-April2024-WinProductDiscovery-MelissaKlemkeProduct Anonymous
 

Recently uploaded (20)

Modular Monolith - a Practical Alternative to Microservices @ Devoxx UK 2024
Modular Monolith - a Practical Alternative to Microservices @ Devoxx UK 2024Modular Monolith - a Practical Alternative to Microservices @ Devoxx UK 2024
Modular Monolith - a Practical Alternative to Microservices @ Devoxx UK 2024
 
Biography Of Angeliki Cooney | Senior Vice President Life Sciences | Albany, ...
Biography Of Angeliki Cooney | Senior Vice President Life Sciences | Albany, ...Biography Of Angeliki Cooney | Senior Vice President Life Sciences | Albany, ...
Biography Of Angeliki Cooney | Senior Vice President Life Sciences | Albany, ...
 
MINDCTI Revenue Release Quarter One 2024
MINDCTI Revenue Release Quarter One 2024MINDCTI Revenue Release Quarter One 2024
MINDCTI Revenue Release Quarter One 2024
 
[BuildWithAI] Introduction to Gemini.pdf
[BuildWithAI] Introduction to Gemini.pdf[BuildWithAI] Introduction to Gemini.pdf
[BuildWithAI] Introduction to Gemini.pdf
 
"I see eyes in my soup": How Delivery Hero implemented the safety system for ...
"I see eyes in my soup": How Delivery Hero implemented the safety system for ..."I see eyes in my soup": How Delivery Hero implemented the safety system for ...
"I see eyes in my soup": How Delivery Hero implemented the safety system for ...
 
Apidays New York 2024 - Accelerating FinTech Innovation by Vasa Krishnan, Fin...
Apidays New York 2024 - Accelerating FinTech Innovation by Vasa Krishnan, Fin...Apidays New York 2024 - Accelerating FinTech Innovation by Vasa Krishnan, Fin...
Apidays New York 2024 - Accelerating FinTech Innovation by Vasa Krishnan, Fin...
 
Navigating the Deluge_ Dubai Floods and the Resilience of Dubai International...
Navigating the Deluge_ Dubai Floods and the Resilience of Dubai International...Navigating the Deluge_ Dubai Floods and the Resilience of Dubai International...
Navigating the Deluge_ Dubai Floods and the Resilience of Dubai International...
 
Boost Fertility New Invention Ups Success Rates.pdf
Boost Fertility New Invention Ups Success Rates.pdfBoost Fertility New Invention Ups Success Rates.pdf
Boost Fertility New Invention Ups Success Rates.pdf
 
How to Troubleshoot Apps for the Modern Connected Worker
How to Troubleshoot Apps for the Modern Connected WorkerHow to Troubleshoot Apps for the Modern Connected Worker
How to Troubleshoot Apps for the Modern Connected Worker
 
Elevate Developer Efficiency & build GenAI Application with Amazon Q​
Elevate Developer Efficiency & build GenAI Application with Amazon Q​Elevate Developer Efficiency & build GenAI Application with Amazon Q​
Elevate Developer Efficiency & build GenAI Application with Amazon Q​
 
AWS Community Day CPH - Three problems of Terraform
AWS Community Day CPH - Three problems of TerraformAWS Community Day CPH - Three problems of Terraform
AWS Community Day CPH - Three problems of Terraform
 
DBX First Quarter 2024 Investor Presentation
DBX First Quarter 2024 Investor PresentationDBX First Quarter 2024 Investor Presentation
DBX First Quarter 2024 Investor Presentation
 
Apidays New York 2024 - Passkeys: Developing APIs to enable passwordless auth...
Apidays New York 2024 - Passkeys: Developing APIs to enable passwordless auth...Apidays New York 2024 - Passkeys: Developing APIs to enable passwordless auth...
Apidays New York 2024 - Passkeys: Developing APIs to enable passwordless auth...
 
DEV meet-up UiPath Document Understanding May 7 2024 Amsterdam
DEV meet-up UiPath Document Understanding May 7 2024 AmsterdamDEV meet-up UiPath Document Understanding May 7 2024 Amsterdam
DEV meet-up UiPath Document Understanding May 7 2024 Amsterdam
 
MS Copilot expands with MS Graph connectors
MS Copilot expands with MS Graph connectorsMS Copilot expands with MS Graph connectors
MS Copilot expands with MS Graph connectors
 
Understanding the FAA Part 107 License ..
Understanding the FAA Part 107 License ..Understanding the FAA Part 107 License ..
Understanding the FAA Part 107 License ..
 
presentation ICT roal in 21st century education
presentation ICT roal in 21st century educationpresentation ICT roal in 21st century education
presentation ICT roal in 21st century education
 
+971581248768>> SAFE AND ORIGINAL ABORTION PILLS FOR SALE IN DUBAI AND ABUDHA...
+971581248768>> SAFE AND ORIGINAL ABORTION PILLS FOR SALE IN DUBAI AND ABUDHA...+971581248768>> SAFE AND ORIGINAL ABORTION PILLS FOR SALE IN DUBAI AND ABUDHA...
+971581248768>> SAFE AND ORIGINAL ABORTION PILLS FOR SALE IN DUBAI AND ABUDHA...
 
Exploring Multimodal Embeddings with Milvus
Exploring Multimodal Embeddings with MilvusExploring Multimodal Embeddings with Milvus
Exploring Multimodal Embeddings with Milvus
 
ProductAnonymous-April2024-WinProductDiscovery-MelissaKlemke
ProductAnonymous-April2024-WinProductDiscovery-MelissaKlemkeProductAnonymous-April2024-WinProductDiscovery-MelissaKlemke
ProductAnonymous-April2024-WinProductDiscovery-MelissaKlemke
 

Design & implementation of 3 bit flash adc in 0.18µm cmos

  • 1. International Journal of Advanced Research in Engineering and Technology (IJARET), ISSN 0976 – 6480(Print), ISSN 0976 – 6499(Online) Volume 4, Issue 3, April (2013), © IAEME 308 DESIGN & IMPLEMENTATION OF 3-BIT FLASH ADC IN 0.18µM CMOS Md Noorullah Khan Assistant professor, ECED Muffakham Jah college of engineering and technology Hyderabad, A.P. Dr Kaleem Fatima Professor and Head ECED Muffakham Jah College of engineering and technology Hyderabad, A.P. Khaja Mujeebuddin Quadry Professor & Head Dept. of ECE Royal Institute of Technology and Science Chevella, R.R.Dist, A.P. ABSTRACT This paper describes the design and implementation of a 3-bit flash Analog to Digital converter (ADC). It includes 7 comparators and one thermometer to binary encoder. It is implemented in 0.18um CMOS Technology. The simulation result of ADC is done in Cadence environment. Index Terms: CMOS, Comparator, Thermometer code, Flash ADC, cadence I. INTRODUCTION Applications such as wireless communications and digital audio and video have created need for cost-effective data converters that will achieve higher speed and resolution. The needs required by digital signal processors continually challenge analog designers to improve and develop new ADC and DAC architectures. There are many different types of arc-hitectures, each with unique characteristics and different limitations. Figure.1 shows the general block diagram of ADC. INTERNATIONAL JOURNAL OF ADVANCED RESEARCH IN ENGINEERING AND TECHNOLOGY (IJARET) ISSN 0976 - 6480 (Print) ISSN 0976 - 6499 (Online) Volume 4, Issue 3, April 2013, pp. 308-315 © IAEME: www.iaeme.com/ijaret.asp Journal Impact Factor (2013): 5.8376 (Calculated by GISI) www.jifactor.com IJARET © I A E M E
  • 2. International Journal of Advanced Research in Engineering and Technology (IJARET), ISSN 0976 – 6480(Print), ISSN 0976 – 6499(Online) Volume 4, Issue 3, April (2013), © IAEME 309 Fig. 1.Block diagram for 3-bit Flash ADC Flash analog-to-digital converters, also known as parallel ADCs, are the fastest way to convert an analog signal to a digital signal. Flash ADCs are ideal for applications requiring very large bandwidth; however, they typically consume more power than other ADC architectures and are generally limited to 8-bits resolution. II ADC ARCHITECTURE III The 3-bit Flash ADC architecture is shown in Fig. 2. The entire ADC consists of three components: the resistive ladder, the comparators, and the binary encoder. Each comparator compares the voltage difference between its positive input from VIN and its negative input from the Resistive ladder and then generates a digital output. The binary encoder generates corresponding 3-bit binary codes based on the comparator outputs. As shown in figure 2. Fig. 2.Simple 3-bit Flash ADC The encoder converts the thermometer code produced by the comparators to a binary code as shown in the truth table in table II. As seen from the figure, the comparators all operate in parallel. Thus, the conversion speed is limited only by the speed of the comparator or the sampler. For this reason, the flash ADC is capable of high speed.
  • 3. International Journal of Advanced Research in Engineering and Technology (IJARET), ISSN 0976 – 6480(Print), ISSN 0976 – 6499(Online) Volume 4, Issue 3, April (2013), © IAEME A) COMPARATOR CIRCUIT & Comparator A comparator is used to detect whether of one signal to another. It is in fact the second most widely used electronic components after amplifiers. A simple op-amp can be used as a comparator but this approach is too slow for practical The circuit that has been used as a comparator is a CMOS circuit, which consists of two stages. The first stage is a differential amplifier circuit and the second stage consists of a buffer formed by using two inverter circuits. The output of the differential stage will neither rise exactly to vdd nor fall exactly to zero, hence this output is given to second stage consisting of two inverters which gives final output which will be either vdd or zero depending on whether the input voltage is g reference voltage respectively. Fig.3. Fig 3 shows the comparator circuit where two matched input transistors whose sources are joined together and biased by a transistor which should always be maintained in saturation region. The MOS differential pair formed by the input transistors is loaded transistors at the top. The input voltage is applied to the gate of the input transistor in the left leg of the circuit and reference voltage is applied at the gate of the input transistor in the right leg. If the input voltage exceeds the reference voltage then the input transistor in the right leg goes into cutoff and the entire current from the source flows only into the left leg and thus the voltage at the output node will be nearly equal to vdd, which is then given finally makes output equal to vdd. Table 1: transistor sizes of Transistor PM0 PM1 PM2 PM3 NM0 NM1 NM2 NM3 NM4 International Journal of Advanced Research in Engineering and Technology (IJARET), ISSN 6499(Online) Volume 4, Issue 3, April (2013), © IAEME 310 & DESIGN SPECIFICATIONS A comparator is used to detect whether a signal is greater or smaller than zero, or to compare size of one signal to another. It is in fact the second most widely used electronic components after amplifiers. amp can be used as a comparator but this approach is too slow for practical The circuit that has been used as a comparator is a CMOS circuit, which consists of two stages. The first stage is a differential amplifier circuit and the second stage consists of a buffer formed by using two f the differential stage will neither rise exactly to vdd nor fall exactly to zero, hence this output is given to second stage consisting of two inverters which gives final output which will be either vdd or zero depending on whether the input voltage is greater or less than the Fig.3. Circuit Diagram of the Comparator Fig 3 shows the comparator circuit where two matched input transistors whose sources are joined together and biased by a transistor which should always be maintained in saturation region. The MOS differential pair formed by the input transistors is loaded by a current mirror formed by two MOS transistors at the top. The input voltage is applied to the gate of the input transistor in the left leg of the circuit and reference voltage is applied at the gate of the input transistor in the right leg. If the t voltage exceeds the reference voltage then the input transistor in the right leg goes into cutoff and the entire current from the source flows only into the left leg and thus the voltage at the output node will be nearly equal to vdd, which is then given to the stage consisting of two inverters which transistor sizes of the proposed comparator Transistor W (um) L (nm) PM0 10 180 PM1 10 180 PM2 2 180 PM3 2 180 NM0 6 180 NM1 6 180 NM2 1 180 NM3 1 180 NM4 10 180 International Journal of Advanced Research in Engineering and Technology (IJARET), ISSN 6499(Online) Volume 4, Issue 3, April (2013), © IAEME a signal is greater or smaller than zero, or to compare size of one signal to another. It is in fact the second most widely used electronic components after amplifiers. amp can be used as a comparator but this approach is too slow for practical applications. The circuit that has been used as a comparator is a CMOS circuit, which consists of two stages. The first stage is a differential amplifier circuit and the second stage consists of a buffer formed by using two f the differential stage will neither rise exactly to vdd nor fall exactly to zero, hence this output is given to second stage consisting of two inverters which gives final output reater or less than the Fig 3 shows the comparator circuit where two matched input transistors whose sources are joined together and biased by a transistor which should always be maintained in saturation region. The MOS by a current mirror formed by two MOS transistors at the top. The input voltage is applied to the gate of the input transistor in the left leg of the circuit and reference voltage is applied at the gate of the input transistor in the right leg. If the t voltage exceeds the reference voltage then the input transistor in the right leg goes into cutoff and the entire current from the source flows only into the left leg and thus the voltage at the output to the stage consisting of two inverters which
  • 4. International Journal of Advanced Research in Engineering and Technology (IJARET), ISSN 0976 – 6480(Print), ISSN 0976 – 6499(Online) Volume 4, Issue 3, April (2013), © IAEME 311 On the other hand when the input voltage is less than the reference voltage the input transistor in the left leg of the circuit goes into cutoff and the entire current from the source flows only into the right leg and thus the voltage at the output node will be nearly equal to zero and the next stage will make it exactly zero. W/Ls of the transistors used in the comparator are shown in Table 1, The above proposed comparator circuit consists of total 9 (4 pmos and 5 nmos) transistors. The widths and lengths of each of these transistors are shown in table I. Fig 4 shows the transient responses of the comparator. In the transient response it can be seen that whenever the input sinusoidal signal voltage is above the reference voltage (which is 1volt in this case) the comparator output is logic-1 and whenever it is below the reference voltage the comparator output is logic-0. Fig.4. Comparator Output The ac response in fig 5 shows that the comparator can work efficiently up to 4G-HZ since this comparator circuit can provide sufficient gain up to this frequency after which the response degrades and circuit cannot be used as a comparator beyond this frequency. Fig.5. AC response of the comparator B) THERMOMETER TO BINARY ENCODER DESIGN The outputs of comparators form a thermometer code (TC) which is a combination of a series of zeros and a series of ones, e.g., 000…011…111 and are given to Thermometer to binary encoder circuit.
  • 5. International Journal of Advanced Research in Engineering and Technology (IJARET), ISSN 0976 – 6480(Print), ISSN 0976 – 6499(Online) Volume 4, Issue 3, April (2013), © IAEME Fig .6 Because binary code is usually needed for digital signal processing, a thermometer code is then transformed to a binary code through a (2k of ADCs. Truth table for thermometer to binary encoder is as shown in tab Table.2 The logic that has been used in implementing the thermometer to binary encoder is that the output binary code is numerically equal to the number of 1s present in the input thermometer code. Fig.7. International Journal of Advanced Research in Engineering and Technology (IJARET), ISSN 6499(Online) Volume 4, Issue 3, April (2013), © IAEME 312 Fig .6. Block Diagram of Sub-ADC code is usually needed for digital signal processing, a thermometer code is then transformed to a binary code through a (2k-1)-to-k TC-to-BC encoder, where k is the resolution (bits) of ADCs. Truth table for thermometer to binary encoder is as shown in table2 Table.2. Thermometer to binary code The logic that has been used in implementing the thermometer to binary encoder is that the output binary code is numerically equal to the number of 1s present in the input thermometer code. Fig.7. Thermometer to Binary Encoder International Journal of Advanced Research in Engineering and Technology (IJARET), ISSN 6499(Online) Volume 4, Issue 3, April (2013), © IAEME code is usually needed for digital signal processing, a thermometer code is then BC encoder, where k is the resolution (bits) The logic that has been used in implementing the thermometer to binary encoder is that the output binary code is numerically equal to the number of 1s present in the input thermometer code.
  • 6. International Journal of Advanced Research in Engineering and Technology (IJARET), ISSN 0976 – 6480(Print), ISSN 0976 – 6499(Online) Volume 4, Issue 3, April (2013), © IAEME Hence the output binary code can be obtained by simply adding all the bits of the input thermometer code. This has been implemented by using the full adder circuits as shown in the fig 7 FIG.8. OUTPUT OF Figure 8 shows the output of the comparators which are called as thermometer code, the bottom 3 wave forms are the converted 3 bit binary code. It can be seen from this result that as the number of input signals having the circuit also increases by one in value. C) FINAL 3BIT FLASH ADC After having designed the comparator and the thermometer to binary converter circuits, the next step is to arrange the seven comparators in parallel, where the one input to each of the comparator is the input signal and the other input is the reference vol figure 9. Here the comparator used is that of the figure 3 and the reference voltages required are derived from a series of voltage sources each having a voltage of 250mV. Hence the voltage obtained as reference for the bottom most comparator is 250mV and that of the top most seventh comparator is 1.75V. Hence the reference voltages for the 3 International Journal of Advanced Research in Engineering and Technology (IJARET), ISSN 6499(Online) Volume 4, Issue 3, April (2013), © IAEME 313 Hence the output binary code can be obtained by simply adding all the bits of the input thermometer code. This has been implemented by using the full adder circuits as shown in the fig 7 OF THERMOMETER TO BINARY CODE CONVERTER Figure 8 shows the output of the comparators which are called as thermometer code, the bottom 3 wave forms are the converted 3 bit binary code. It can be seen from this result that as the number of input signals having the value equal to logic-1 increases by one the binary output of the circuit also increases by one in value. BLOCK After having designed the comparator and the thermometer to binary converter circuits, the next step is to arrange the seven comparators in parallel, where the one input to each of the comparator is the input signal and the other input is the reference voltages, which is shown in the Fig.9. Final Flash ADC Here the comparator used is that of the figure 3 and the reference voltages required are derived from a series of voltage sources each having a voltage of 250mV. Hence the voltage obtained as reference for the bottom most comparator is 250mV and that of the top most seventh comparator is 1.75V. Hence the reference voltages for the 3-bit flash ADC is according to the table 2. International Journal of Advanced Research in Engineering and Technology (IJARET), ISSN 6499(Online) Volume 4, Issue 3, April (2013), © IAEME Hence the output binary code can be obtained by simply adding all the bits of the input thermometer code. This has been implemented by using the full adder circuits as shown in the fig 7 ONVERTER Figure 8 shows the output of the comparators which are called as thermometer code, the bottom 3 wave forms are the converted 3 bit binary code. It can be seen from this result that as the 1 increases by one the binary output of the After having designed the comparator and the thermometer to binary converter circuits, the next step is to arrange the seven comparators in parallel, where the one input to each of the tages, which is shown in the Here the comparator used is that of the figure 3 and the reference voltages required are derived from a series of voltage sources each having a voltage of 250mV. Hence the voltage obtained as reference for the bottom most comparator is 250mV and that of the top most seventh comparator is
  • 7. International Journal of Advanced Research in Engineering and Technology (IJARET), ISSN 0976 – 6480(Print), ISSN 0976 – 6499(Online) Volume 4, Issue 3, April (2013), © IAEME 314 Fig.10. Layout of Flash ADC III.ADC OUTPUT WAVEFORMS For the Flash ADC complete layout is prepared as shown in figure 10 where the most sensitive parts are the comparators for which common centroid layout is carried out in order to overcome the errors in the fabrication process. Fig.11. Final output of 3bit Flash ADC Figure 11 shows the output of final 3-bit flash ADC designed. It can be observed from this figure that the input signal applied to the flash ADC is a sinusoidal signal whose input voltage varies from 0V to 2V which generates a 3-bit binary output which varies from 000 to 111 as the input sinusoidal voltage increases from 0V to 2V.
  • 8. International Journal of Advanced Research in Engineering and Technology (IJARET), ISSN 0976 – 6480(Print), ISSN 0976 – 6499(Online) Volume 4, Issue 3, April (2013), © IAEME 315 III. CONCLUSION A 3-bit Flash ADC has been designed using the proposed comparator circuit. The implementation of this circuit has Been done in cadence environment and output waveforms have been obtained. IV. REFERENCES [1] Behzad Razavi, “Design of Analog CMOS Integrated Circuits”, Tata McGraw-Hill Edition, 2002. [2] R.Jacob Baker, Harry W. Li & David E. Boyce, “CMOS circuit design, layout and simulation”, IEEE Press Series on Microelectronic Systems, Prentice-Hall of India Private Limited, 2004. [3] Klass Bult and Govert J. G. M. Geelen, “A Fast Settling CMOS OpAmp for SC Circuits with 90- dB DC Gain” , IEEE J. Solid-State Circuits, Vol.25, No.6, December 1990. [4] Thomas Byunghak Cho, Student Member, IEEE, and Paul R. Gray, Fellow, IEEE, “A 10 b, 20 Msample/s, 35 mW Pipeline A/D Converter”, IEEE J. Solid-State Circuits, Vol.30, No.3, March 1995. [5]. Mark Ferriss, Joshua Kang, “A 10-Bit 100-MHz Pipeline ADC”, University of Michigan, 598 design project, 2004. [6]. Andrew M. Abo and Paul R. Gray, Fellow, IEEE, “A 1.5-V, 10-bit, 14.3-MS/s CMOS Pipeline Analog-to-Digital Converter”, IEEE J. Solid-State Circuits, Vol.34, No.5, March 1999. [7].Stephen H. Lewis, H.Scott Fetterman, George F. Gross, R. Ramachandran and T. R. Viswanathan, “A 10-b 20-Msample/s Analog-to-Digital Converter”, IEEE J. Solid-State Circuits, Vol.27, No.3, March 1992. [8]. Jan M. Rabaey, Anantha Chandrakasan, Borivoje Nikolic, “Digital Integrated Circuits: A Design Perspective”, Prentice Hall, 2nd edition [9] Suhas. S. Khot, Prakash. W. Wani , Mukul. S. Sutaone and Saurabh.K.Bhise, “A 581/781 Msps 3- Bit Cmos Flash Adc Using Tiq Comparator” International Journal Of Electronics And Communication Engineering &Technology (IJECET) Volume 3, Issue 2, 2012, PP: 352 – 359 ISSN PRINT: 0976- 6464, ISSN ONLINE: 0976 –6472 [10]Rajinder Tiwari, R K Singh, “An Optimized High Speed Dual Mode Cmos Differential Amplifier for Analog Vlsiapplications” International Journal of Electrical Engineering & Technology (IJEET) Volume 3, Issue 1, 2012, PP: 180 – 187, ISSN PRINT: 0976-6545, ISSN ONLINE: 0976-6553 [11] S. S. Khot, P. W. Wani,M. S. Sutaone and S.K.Bhise, “A 555/690 Msps 4-Bit Cmos Flash Adc Using Tiq Comparator” International Journal of Electrical Engineering & Technology (IJEET) Volume 3, Issue 2, 2012, PP: 373 – 382, ISSN PRINT: 0976-6545, ISSN ONLINE: 0976-6553