SlideShare a Scribd company logo
1 of 34
SoC Design

Vinchip Systems
(a Design and Verification Company)

         Chennai.
Agenda

 1.Introduction

 2.SoC   Fundamentals
 3.SoC   Design flow
 4.Query   session
Introduction
    A system on chip (SoC) is an integrated circuit (IC) that integrates all
     components of a computer or other electronic system into a single chip.
    It may contain digital, analog, mixed-signal, and often radio-frequency functions
     all on a single chip substrate.
    A SoC design is a “product creation process” Which
    Starts at identifying the end-user needs (or system)
        Hardware
        Software
    Ends at delivering a product with enough functional satisfaction to overcome
     the payment from the end-user
SoC Fundamentals
   SoC is a collection of IP’s
   IP stands for Intellectual Property.
   That may be
       Soft IP
       Hard IP
   The design starts from the specification to fabrication through the integration of
    various IP’s
SoC Fundamentals
SoC Evaluation
Board to Chip
SoC Architecture
SoC Architecture
   Hardware:
       Analog: ADC, DAC, PLL, TxRx, RF…etc.
       Digital: Processor, Interface, Accelerator…etc.
       Storage: SRAM, DRAM, FLASH, ROM…etc.
   Software: OS, Application
SoC Device
SoC Design Considerations

   Architecture strategy
   Design-for-test strategy
   Validation strategy
   Synthesis and backend strategy
   Integration strategy
Need of SoC
Growth of the Technology
Architecture Strategy
   Central processing core
   DSP cores
   On chip bus
   Easy plug-and-play IPs
   I/O, peripherals
   Platform-based design methodology
       Parameterization
       Function partition
Alternative Computing Subsystem
Control-dominated subsystem.
    controls & coordinates

       system tasks
    performs reactive tasks

      (e.g. user interface)
Data-dominated Subsystem
    regular & predictable

    transformational tasks
    well-defined DSP kernels

   with high parallelism
SOC Complexity / Abstraction
Conquer the SoC Complexity
   Use a known real entity
       A pre-designed component (IP, VC reuse)
       A platform (architecture reuse)
   Partition
       Based on functionality
       Hardware and software
   Modeling
       At different level
       Consistent and accurate
What is IP?
   Intellectual Property (IP)
       Intellectual Property means products, technology, software, etc. that have
        been protected through patents, copyrights, or trade secrets.
   Virtual Component (VC)
       A block that meets the Virtual Socket Interface Specification and is used as a
        component in the Virtual Socket design environment. Virtual Components can
        be of three forms Soft, Firm, or Hard.
   Also named mega function, macro block, reusable component
SoC and SIP
   System-on-Chip (SoC)
   Semiconductor Intellectual Property (IP)
       Also known as cores, virtual components
        (VCs)
       Memory, processors, DSPs, I/O, peripherals
   SoC = Σ IPs ?
Core (IP)-Based Design
IP, VC, PE, FU, …
   Memory controller
   Interrupt controller
   Power management controller
   Internal memories
   Bridges
   Caches
   Other functions
Hard, Soft, Firm IPs
   Hard core
     Large logic circuits
     An ART
     E.g. ARM core
   Soft core
     Tiny logic circuits
     Synthesize layout using standard cells with ASIC flow
     E.g. IPs
   Firm core
     Medium logic circuits
     Need tight integration with custom cells
     ile-based layout like Hard core
     E.g. FPGA CAD tools
Types of IP
Differences in Design Between
IC and IP
   Limitation of IC design
     Number of I/O pin

     Design and Implement all the functionality in the silicon

   Soft IP
     No limitation on number of I/O pin

     Parameterized IP Design: design all the functionality in HDL code

     but implement desired parts in the silicon

     IP compiler/Generator: select what you want !!

     More high level auxiliary tools to verify design

     More difficult in chip-level verification

   Hard IP
     No limitation on number of I/O pin

     Provide multiple level abstract model

     Design and Implement all the functionality in the layout
IP Value

 Foundation    IP – Cell, MegaCell
 Star   IP – ARM ( low power )
 Niche   IP – JPEG, MPEGII, TV, Filter
 Standard    IP – USB, IEEE1394, ADC, DAC
IP Sources
   Legacy IP
       from previous IC
   New IP
       specifically designed for reuse
   Licensed IP
       from IP vendors
Why IP ?
   Don’t know how to do it
   Cannot wait for new in-house development
   Standard/Compatibility calls for it
       PCI, USB, IEEE1394, Bluetooth
       Software compatibility
   Configurable
SoC: A Finer View
   SoC = ∫ (IPs + Platform)
   Platform, or Semiconductor Infrastructure IP
   Interconnect/Inter-block communication
   Performance optimization
   Test
   Diagnosis
   Repair
   Power management
On-Chip-Bus, OCB
   Requirements
       Have to connect many local IPs
       Heterogeneous traffic
       Scalable capability
       QoS
   Types
       Wire (zero hop)
       Bus (single hop)
       Switch, router (multi-hop)
       Circuit-switched
       Packet-switched
Example: ARM OCB - AMBA
   Advanced Microcontroller Bus Architecture (AMBA)
   AMBA 2.0 specifies
       The Advanced High-performance Bus (AHB)
       The Advanced System Bus (ASB)
       The Advanced Peripheral Bus (APB)
       Test methodology
Example-Set Top Box Controller
IBM’s SoC
Generic Wireless / Computing
Emotion Engine in PS2

More Related Content

What's hot

VLSI-Physical Design- Tool Terminalogy
VLSI-Physical Design- Tool TerminalogyVLSI-Physical Design- Tool Terminalogy
VLSI-Physical Design- Tool Terminalogy
Murali Rai
 

What's hot (20)

Processors used in System on chip
Processors used in System on chip Processors used in System on chip
Processors used in System on chip
 
System on Chip (SoC)
System on Chip (SoC)System on Chip (SoC)
System on Chip (SoC)
 
ASIC vs SOC vs FPGA
ASIC  vs SOC  vs FPGAASIC  vs SOC  vs FPGA
ASIC vs SOC vs FPGA
 
Hard ip based SoC design
Hard ip based SoC designHard ip based SoC design
Hard ip based SoC design
 
SOC Design Challenges and Practices
SOC Design Challenges and PracticesSOC Design Challenges and Practices
SOC Design Challenges and Practices
 
Intellectual property in vlsi
Intellectual property in vlsiIntellectual property in vlsi
Intellectual property in vlsi
 
System-on-Chip
System-on-ChipSystem-on-Chip
System-on-Chip
 
SOC Verification using SystemVerilog
SOC Verification using SystemVerilog SOC Verification using SystemVerilog
SOC Verification using SystemVerilog
 
SOC - system on a chip
SOC - system on a chipSOC - system on a chip
SOC - system on a chip
 
What is system on chip (1)
What is system on chip (1)What is system on chip (1)
What is system on chip (1)
 
CPU Verification
CPU VerificationCPU Verification
CPU Verification
 
ASIC DESIGN FLOW
ASIC DESIGN FLOWASIC DESIGN FLOW
ASIC DESIGN FLOW
 
ASIC design verification
ASIC design verificationASIC design verification
ASIC design verification
 
Pcie basic
Pcie basicPcie basic
Pcie basic
 
2019 2 testing and verification of vlsi design_verification
2019 2 testing and verification of vlsi design_verification2019 2 testing and verification of vlsi design_verification
2019 2 testing and verification of vlsi design_verification
 
UART
UARTUART
UART
 
VLSI-Physical Design- Tool Terminalogy
VLSI-Physical Design- Tool TerminalogyVLSI-Physical Design- Tool Terminalogy
VLSI-Physical Design- Tool Terminalogy
 
System on chip buses
System on chip busesSystem on chip buses
System on chip buses
 
Processors selection
Processors selectionProcessors selection
Processors selection
 
PCIe
PCIePCIe
PCIe
 

Viewers also liked

Efficiency Through Methodology
Efficiency Through MethodologyEfficiency Through Methodology
Efficiency Through Methodology
DVClub
 
The comparison between FPGA , ARDUINO , ASIC
The comparison between FPGA , ARDUINO , ASIC The comparison between FPGA , ARDUINO , ASIC
The comparison between FPGA , ARDUINO , ASIC
Mohamed Youssery
 

Viewers also liked (20)

KaiSemi - FPGA to ASIC Conversions
KaiSemi  - FPGA to ASIC ConversionsKaiSemi  - FPGA to ASIC Conversions
KaiSemi - FPGA to ASIC Conversions
 
System on Chip (SoC) for mobile phones
System on Chip (SoC) for mobile phonesSystem on Chip (SoC) for mobile phones
System on Chip (SoC) for mobile phones
 
Programmable asic i/o cells
Programmable asic i/o cellsProgrammable asic i/o cells
Programmable asic i/o cells
 
Hard IP Core design | Convolution Encoder
Hard IP Core design | Convolution EncoderHard IP Core design | Convolution Encoder
Hard IP Core design | Convolution Encoder
 
Synthesis & FPGA Implementation of UART IP Soft Core
Synthesis & FPGA Implementation of UART IP Soft CoreSynthesis & FPGA Implementation of UART IP Soft Core
Synthesis & FPGA Implementation of UART IP Soft Core
 
Wishbone classic bus cycle
Wishbone classic bus cycleWishbone classic bus cycle
Wishbone classic bus cycle
 
Nios2 and ip core
Nios2 and ip coreNios2 and ip core
Nios2 and ip core
 
Wishbone interface and bus cycles
Wishbone interface and bus cyclesWishbone interface and bus cycles
Wishbone interface and bus cycles
 
Efficiency Through Methodology
Efficiency Through MethodologyEfficiency Through Methodology
Efficiency Through Methodology
 
Chap1 intro 1pp
Chap1 intro 1ppChap1 intro 1pp
Chap1 intro 1pp
 
DSP Processor
DSP Processor DSP Processor
DSP Processor
 
SoC~FPGA~ASIC~Embedded
SoC~FPGA~ASIC~EmbeddedSoC~FPGA~ASIC~Embedded
SoC~FPGA~ASIC~Embedded
 
The comparison between FPGA , ARDUINO , ASIC
The comparison between FPGA , ARDUINO , ASIC The comparison between FPGA , ARDUINO , ASIC
The comparison between FPGA , ARDUINO , ASIC
 
DSP architecture
DSP architectureDSP architecture
DSP architecture
 
SOC System Design Approach
SOC System Design ApproachSOC System Design Approach
SOC System Design Approach
 
India Quiz at IIT Kanpur - March 2013
India Quiz at IIT Kanpur - March 2013India Quiz at IIT Kanpur - March 2013
India Quiz at IIT Kanpur - March 2013
 
IIT Kanpur - Antaragni 2013 - India Quiz - Prelims (with Answers)
IIT Kanpur - Antaragni 2013 - India Quiz - Prelims (with Answers)IIT Kanpur - Antaragni 2013 - India Quiz - Prelims (with Answers)
IIT Kanpur - Antaragni 2013 - India Quiz - Prelims (with Answers)
 
India Quiz Prelims
India Quiz Prelims India Quiz Prelims
India Quiz Prelims
 
India Quiz-NUTech-2016,Nirma University
India Quiz-NUTech-2016,Nirma UniversityIndia Quiz-NUTech-2016,Nirma University
India Quiz-NUTech-2016,Nirma University
 
The India Quiz - QuizInc
The India Quiz - QuizIncThe India Quiz - QuizInc
The India Quiz - QuizInc
 

Similar to SOC design

Design of embedded systems
Design of embedded systemsDesign of embedded systems
Design of embedded systems
Pradeep Kumar TS
 
Design of embedded systems tsp
Design of embedded systems tspDesign of embedded systems tsp
Design of embedded systems tsp
Pradeep Kumar TS
 
CV-RENJINIK-27062016
CV-RENJINIK-27062016CV-RENJINIK-27062016
CV-RENJINIK-27062016
Renjini K
 

Similar to SOC design (20)

SystemOnAChip.ppt
SystemOnAChip.pptSystemOnAChip.ppt
SystemOnAChip.ppt
 
soc design for dsp applications
soc design for dsp applicationssoc design for dsp applications
soc design for dsp applications
 
FPGA_prototyping proccesing with conclusion
FPGA_prototyping proccesing with conclusionFPGA_prototyping proccesing with conclusion
FPGA_prototyping proccesing with conclusion
 
Mirabilis_Design AMD Versal System-Level IP Library
Mirabilis_Design AMD Versal System-Level IP LibraryMirabilis_Design AMD Versal System-Level IP Library
Mirabilis_Design AMD Versal System-Level IP Library
 
Using the Cypress PSoC Processor
Using the Cypress PSoC ProcessorUsing the Cypress PSoC Processor
Using the Cypress PSoC Processor
 
Choosing the right processor
Choosing the right processorChoosing the right processor
Choosing the right processor
 
International Journal of Computational Engineering Research(IJCER)
International Journal of Computational Engineering Research(IJCER)International Journal of Computational Engineering Research(IJCER)
International Journal of Computational Engineering Research(IJCER)
 
System_on_Chip_SOC.ppt
System_on_Chip_SOC.pptSystem_on_Chip_SOC.ppt
System_on_Chip_SOC.ppt
 
Alex16_ic
Alex16_icAlex16_ic
Alex16_ic
 
JD Role Type Slides - 12.2022.pdf
JD Role Type Slides - 12.2022.pdfJD Role Type Slides - 12.2022.pdf
JD Role Type Slides - 12.2022.pdf
 
Phillip 2015 08-28
Phillip 2015 08-28Phillip 2015 08-28
Phillip 2015 08-28
 
So c
So cSo c
So c
 
Design of embedded systems
Design of embedded systemsDesign of embedded systems
Design of embedded systems
 
Design of embedded systems tsp
Design of embedded systems tspDesign of embedded systems tsp
Design of embedded systems tsp
 
Embedded system
Embedded systemEmbedded system
Embedded system
 
TeksunLab Pegasus Program Details 2014
TeksunLab Pegasus Program Details 2014TeksunLab Pegasus Program Details 2014
TeksunLab Pegasus Program Details 2014
 
Evatronix track h
Evatronix   track hEvatronix   track h
Evatronix track h
 
Introduction to EDA Tools
Introduction to EDA ToolsIntroduction to EDA Tools
Introduction to EDA Tools
 
Research Paper
Research PaperResearch Paper
Research Paper
 
CV-RENJINIK-27062016
CV-RENJINIK-27062016CV-RENJINIK-27062016
CV-RENJINIK-27062016
 

More from Vinchipsytm Vlsitraining

More from Vinchipsytm Vlsitraining (11)

VLSI_ASIC_Training_Summer_Offer
VLSI_ASIC_Training_Summer_OfferVLSI_ASIC_Training_Summer_Offer
VLSI_ASIC_Training_Summer_Offer
 
Verilog Tasks and functions
Verilog Tasks and functionsVerilog Tasks and functions
Verilog Tasks and functions
 
Optimizing for low power in embedded mcu designs
Optimizing for low power in embedded mcu designsOptimizing for low power in embedded mcu designs
Optimizing for low power in embedded mcu designs
 
Coding style for good synthesis
Coding style for good synthesisCoding style for good synthesis
Coding style for good synthesis
 
system verilog
system verilogsystem verilog
system verilog
 
Chip packaging technology
Chip packaging technologyChip packaging technology
Chip packaging technology
 
USB 2.0
USB 2.0USB 2.0
USB 2.0
 
Axi
AxiAxi
Axi
 
Usb 2
Usb 2Usb 2
Usb 2
 
Low power vlsi design
Low power vlsi designLow power vlsi design
Low power vlsi design
 
Verification strategies
Verification strategiesVerification strategies
Verification strategies
 

Recently uploaded

EIS-Webinar-Prompt-Knowledge-Eng-2024-04-08.pptx
EIS-Webinar-Prompt-Knowledge-Eng-2024-04-08.pptxEIS-Webinar-Prompt-Knowledge-Eng-2024-04-08.pptx
EIS-Webinar-Prompt-Knowledge-Eng-2024-04-08.pptx
Earley Information Science
 
IAC 2024 - IA Fast Track to Search Focused AI Solutions
IAC 2024 - IA Fast Track to Search Focused AI SolutionsIAC 2024 - IA Fast Track to Search Focused AI Solutions
IAC 2024 - IA Fast Track to Search Focused AI Solutions
Enterprise Knowledge
 

Recently uploaded (20)

Finology Group – Insurtech Innovation Award 2024
Finology Group – Insurtech Innovation Award 2024Finology Group – Insurtech Innovation Award 2024
Finology Group – Insurtech Innovation Award 2024
 
The Role of Taxonomy and Ontology in Semantic Layers - Heather Hedden.pdf
The Role of Taxonomy and Ontology in Semantic Layers - Heather Hedden.pdfThe Role of Taxonomy and Ontology in Semantic Layers - Heather Hedden.pdf
The Role of Taxonomy and Ontology in Semantic Layers - Heather Hedden.pdf
 
[2024]Digital Global Overview Report 2024 Meltwater.pdf
[2024]Digital Global Overview Report 2024 Meltwater.pdf[2024]Digital Global Overview Report 2024 Meltwater.pdf
[2024]Digital Global Overview Report 2024 Meltwater.pdf
 
08448380779 Call Girls In Civil Lines Women Seeking Men
08448380779 Call Girls In Civil Lines Women Seeking Men08448380779 Call Girls In Civil Lines Women Seeking Men
08448380779 Call Girls In Civil Lines Women Seeking Men
 
Axa Assurance Maroc - Insurer Innovation Award 2024
Axa Assurance Maroc - Insurer Innovation Award 2024Axa Assurance Maroc - Insurer Innovation Award 2024
Axa Assurance Maroc - Insurer Innovation Award 2024
 
TrustArc Webinar - Stay Ahead of US State Data Privacy Law Developments
TrustArc Webinar - Stay Ahead of US State Data Privacy Law DevelopmentsTrustArc Webinar - Stay Ahead of US State Data Privacy Law Developments
TrustArc Webinar - Stay Ahead of US State Data Privacy Law Developments
 
Strategize a Smooth Tenant-to-tenant Migration and Copilot Takeoff
Strategize a Smooth Tenant-to-tenant Migration and Copilot TakeoffStrategize a Smooth Tenant-to-tenant Migration and Copilot Takeoff
Strategize a Smooth Tenant-to-tenant Migration and Copilot Takeoff
 
Data Cloud, More than a CDP by Matt Robison
Data Cloud, More than a CDP by Matt RobisonData Cloud, More than a CDP by Matt Robison
Data Cloud, More than a CDP by Matt Robison
 
Partners Life - Insurer Innovation Award 2024
Partners Life - Insurer Innovation Award 2024Partners Life - Insurer Innovation Award 2024
Partners Life - Insurer Innovation Award 2024
 
What Are The Drone Anti-jamming Systems Technology?
What Are The Drone Anti-jamming Systems Technology?What Are The Drone Anti-jamming Systems Technology?
What Are The Drone Anti-jamming Systems Technology?
 
Handwritten Text Recognition for manuscripts and early printed texts
Handwritten Text Recognition for manuscripts and early printed textsHandwritten Text Recognition for manuscripts and early printed texts
Handwritten Text Recognition for manuscripts and early printed texts
 
Tech Trends Report 2024 Future Today Institute.pdf
Tech Trends Report 2024 Future Today Institute.pdfTech Trends Report 2024 Future Today Institute.pdf
Tech Trends Report 2024 Future Today Institute.pdf
 
Raspberry Pi 5: Challenges and Solutions in Bringing up an OpenGL/Vulkan Driv...
Raspberry Pi 5: Challenges and Solutions in Bringing up an OpenGL/Vulkan Driv...Raspberry Pi 5: Challenges and Solutions in Bringing up an OpenGL/Vulkan Driv...
Raspberry Pi 5: Challenges and Solutions in Bringing up an OpenGL/Vulkan Driv...
 
How to Troubleshoot Apps for the Modern Connected Worker
How to Troubleshoot Apps for the Modern Connected WorkerHow to Troubleshoot Apps for the Modern Connected Worker
How to Troubleshoot Apps for the Modern Connected Worker
 
EIS-Webinar-Prompt-Knowledge-Eng-2024-04-08.pptx
EIS-Webinar-Prompt-Knowledge-Eng-2024-04-08.pptxEIS-Webinar-Prompt-Knowledge-Eng-2024-04-08.pptx
EIS-Webinar-Prompt-Knowledge-Eng-2024-04-08.pptx
 
Strategies for Unlocking Knowledge Management in Microsoft 365 in the Copilot...
Strategies for Unlocking Knowledge Management in Microsoft 365 in the Copilot...Strategies for Unlocking Knowledge Management in Microsoft 365 in the Copilot...
Strategies for Unlocking Knowledge Management in Microsoft 365 in the Copilot...
 
From Event to Action: Accelerate Your Decision Making with Real-Time Automation
From Event to Action: Accelerate Your Decision Making with Real-Time AutomationFrom Event to Action: Accelerate Your Decision Making with Real-Time Automation
From Event to Action: Accelerate Your Decision Making with Real-Time Automation
 
How to convert PDF to text with Nanonets
How to convert PDF to text with NanonetsHow to convert PDF to text with Nanonets
How to convert PDF to text with Nanonets
 
IAC 2024 - IA Fast Track to Search Focused AI Solutions
IAC 2024 - IA Fast Track to Search Focused AI SolutionsIAC 2024 - IA Fast Track to Search Focused AI Solutions
IAC 2024 - IA Fast Track to Search Focused AI Solutions
 
A Domino Admins Adventures (Engage 2024)
A Domino Admins Adventures (Engage 2024)A Domino Admins Adventures (Engage 2024)
A Domino Admins Adventures (Engage 2024)
 

SOC design

  • 1. SoC Design Vinchip Systems (a Design and Verification Company) Chennai.
  • 2. Agenda  1.Introduction  2.SoC Fundamentals  3.SoC Design flow  4.Query session
  • 3. Introduction  A system on chip (SoC) is an integrated circuit (IC) that integrates all components of a computer or other electronic system into a single chip.  It may contain digital, analog, mixed-signal, and often radio-frequency functions all on a single chip substrate.  A SoC design is a “product creation process” Which  Starts at identifying the end-user needs (or system)  Hardware  Software  Ends at delivering a product with enough functional satisfaction to overcome the payment from the end-user
  • 4. SoC Fundamentals  SoC is a collection of IP’s  IP stands for Intellectual Property.  That may be  Soft IP  Hard IP  The design starts from the specification to fabrication through the integration of various IP’s
  • 9. SoC Architecture  Hardware:  Analog: ADC, DAC, PLL, TxRx, RF…etc.  Digital: Processor, Interface, Accelerator…etc.  Storage: SRAM, DRAM, FLASH, ROM…etc.  Software: OS, Application
  • 11. SoC Design Considerations  Architecture strategy  Design-for-test strategy  Validation strategy  Synthesis and backend strategy  Integration strategy
  • 13. Growth of the Technology
  • 14. Architecture Strategy  Central processing core  DSP cores  On chip bus  Easy plug-and-play IPs  I/O, peripherals  Platform-based design methodology  Parameterization  Function partition
  • 15. Alternative Computing Subsystem Control-dominated subsystem.  controls & coordinates system tasks  performs reactive tasks (e.g. user interface) Data-dominated Subsystem  regular & predictable transformational tasks  well-defined DSP kernels with high parallelism
  • 16. SOC Complexity / Abstraction
  • 17. Conquer the SoC Complexity  Use a known real entity  A pre-designed component (IP, VC reuse)  A platform (architecture reuse)  Partition  Based on functionality  Hardware and software  Modeling  At different level  Consistent and accurate
  • 18. What is IP?  Intellectual Property (IP)  Intellectual Property means products, technology, software, etc. that have been protected through patents, copyrights, or trade secrets.  Virtual Component (VC)  A block that meets the Virtual Socket Interface Specification and is used as a component in the Virtual Socket design environment. Virtual Components can be of three forms Soft, Firm, or Hard.  Also named mega function, macro block, reusable component
  • 19. SoC and SIP  System-on-Chip (SoC)  Semiconductor Intellectual Property (IP)  Also known as cores, virtual components (VCs)  Memory, processors, DSPs, I/O, peripherals  SoC = Σ IPs ?
  • 21. IP, VC, PE, FU, …  Memory controller  Interrupt controller  Power management controller  Internal memories  Bridges  Caches  Other functions
  • 22. Hard, Soft, Firm IPs  Hard core  Large logic circuits  An ART  E.g. ARM core  Soft core  Tiny logic circuits  Synthesize layout using standard cells with ASIC flow  E.g. IPs  Firm core  Medium logic circuits  Need tight integration with custom cells  ile-based layout like Hard core  E.g. FPGA CAD tools
  • 24. Differences in Design Between IC and IP  Limitation of IC design  Number of I/O pin  Design and Implement all the functionality in the silicon  Soft IP  No limitation on number of I/O pin  Parameterized IP Design: design all the functionality in HDL code  but implement desired parts in the silicon  IP compiler/Generator: select what you want !!  More high level auxiliary tools to verify design  More difficult in chip-level verification  Hard IP  No limitation on number of I/O pin  Provide multiple level abstract model  Design and Implement all the functionality in the layout
  • 25. IP Value  Foundation IP – Cell, MegaCell  Star IP – ARM ( low power )  Niche IP – JPEG, MPEGII, TV, Filter  Standard IP – USB, IEEE1394, ADC, DAC
  • 26. IP Sources  Legacy IP  from previous IC  New IP  specifically designed for reuse  Licensed IP  from IP vendors
  • 27. Why IP ?  Don’t know how to do it  Cannot wait for new in-house development  Standard/Compatibility calls for it  PCI, USB, IEEE1394, Bluetooth  Software compatibility  Configurable
  • 28. SoC: A Finer View  SoC = ∫ (IPs + Platform)  Platform, or Semiconductor Infrastructure IP  Interconnect/Inter-block communication  Performance optimization  Test  Diagnosis  Repair  Power management
  • 29. On-Chip-Bus, OCB  Requirements  Have to connect many local IPs  Heterogeneous traffic  Scalable capability  QoS  Types  Wire (zero hop)  Bus (single hop)  Switch, router (multi-hop)  Circuit-switched  Packet-switched
  • 30. Example: ARM OCB - AMBA  Advanced Microcontroller Bus Architecture (AMBA)  AMBA 2.0 specifies  The Advanced High-performance Bus (AHB)  The Advanced System Bus (ASB)  The Advanced Peripheral Bus (APB)  Test methodology
  • 31. Example-Set Top Box Controller
  • 33. Generic Wireless / Computing