SlideShare una empresa de Scribd logo
1 de 3
DEVIPRASAD SHETTY S. Mobile No: 8762119561
Email: devipdshetty@gmail.com
Career Summary & Experience:
 1.6 years of Experience on PCIe IP level verification.
 Working for Techvulcan as associate engineer from last 8 month(july 2014 –present).
 Worked as contractor for LSI, An Avago Technologies company for 6 months(july 2014 –
jan 2015) on PCIe GEN3 controller verification
 Worked as a PROJECT INTERN at LSI R&D India Pvt Ltd. Bangalore from July 2013 to
July 2014
 Proficient in Hardware Verification Languages such as Verilog HDL and Specman E ,
system Verilog(learning)
 Good PCI-Express Transaction and Link layers protocol knowledge
 Hands on experience on PCIe protocol verification with excellent debug skills
Education Details:
• MSc.Tech in VLSI-DESIGN from MCIS Manipal. Affiliated to Manipal University
Manipal Karnataka with aggregate marks 9.01/10(CGPA) in JULY 2014.
• BE in Electronics & Communication (ECE) from EAST POINT COLLEGE
ENGINEERING TECHNOLOGY, Karnataka. Affiliated to Visveswaraiah Technological
University (VTU), Belgaum with aggregate marks 76.20% in June 2011.
Project Details:
Project 1: PCIe Controller(Transaction Layer) verification using specman environment
Team Size: 3 Engineers
Company: LSI R&D India Pvt Ltd . Bangalore
Duration: JULY 2013 to JULY 2014.
Operating System: Unix.
Tools & Language: VCS, Specman E.
Project Description: Aim of this project is to verify PCIe controller, Pcie controller consists of
Transaction Layer and Data Link layer. Subsystem level consists of PIPE and SerDes, this is Black box
for Verification. Denali VIP is used for this project.
Responsibilities:
• Completion handling feature verification.
• Credit based feature verification.
• L0s and L1 feature verification
• AHB read and write verification attribute checking of register field
• Ordering rules of PCIe verification.
Project 2: PCIe Controller verification (Link Verification) using Specman environment
Team Size: 3 Engineers
Company: LSI R&D India Pvt Ltd . Bangalore
Duration: AUG 2014 to jan 2015.
Operating System: Unix.
Tools & Language: VCS, Specman E.
Project Description: This project is focused on Link layer verification in Specman environment as part
of PCIe controller IP development.
Responsibilities:
• LTSSM Transition like Polling compliance Loop back feature verification.
• Disable hot reset state transition verification
• PPM variation verification
Project 3: Asynchronous FIFO Design and Verification.
Team Size: 2
Company: Academic project at MCIS Manipal
Duration: August 2012 to December 2012.
Operating System: Unix.
Tools & Language: VCS and Verilog
Project Description: Aim of this project is to design synchronous FIFO with Asynchronous Comparison
this project goals to achieve synthesizable FIFO design and verifying design using normal Verilog test
bench.
Responsibilities:
• Synthesized design using Design Compiler.
• Verilog test bench written to verify design.
Project 4: TIME BASED ADC FOR LOW VOLTAGE
Team Size: 2 Engineers
Company: Academic project at MCIS Manipal
Duration: January 2013 to June 2013.
Operating System: Unix
Tools & Language: VIRTUOSO, VCS
Project Description: ADC is very important component of the any communication system, Designing of
the ADC should consider area and power consideration. In this project converting the voltage signal to
time signal (pulse) using pulse coding modulation. This time signal is converted into the digital signal using
(TDC) time to digital converter
Responsibilities:
• Developing schematic using VIRTUOSO tool and verifying design.
• Writing small Verilog code for TDC.
• Integrating digital module and analog module checking simulation for expected result.
Project 5: VIRTUAL KEYBOARD
Team Size: 4 Engineers
Company: Academic project for East Point College of engineering and technology
Duration: JAN 2011 to May 2011.
Operating System: Windows.
Tools & Language: ALP
Project Description: Virtual keyboard is just another example of today’s computer trend of smaller and
faster. And for this we have come forward this solution, in this project we are demonstrating an emerging
technology in which bulky keyboard replaces by virtual keyboard. The virtual keyboard has two main
component camera, printed paper. CMOS camera capture finger passes through printed paper and
transmits to AVR similar processor and then after processing we get output which key pressed
Technical Skills:
Hardware Description Language : Verilog HDL
Hardware Verification Language : Specman-E, System Verilog
Protocols : PCI-Express
Operating System : Windows Family, Unix
EDA Tools : Synopsys-VCS, specman.
Contact Details:
Mobile No : +91 8762119561
Email : devipdshetty@gmail.com
Place : Bangalore

Más contenido relacionado

La actualidad más candente

Resume_Anurag_Design_Verification_2+_yrs
Resume_Anurag_Design_Verification_2+_yrsResume_Anurag_Design_Verification_2+_yrs
Resume_Anurag_Design_Verification_2+_yrsANURAG KAVADANA
 
JitendraResume_22022016
JitendraResume_22022016JitendraResume_22022016
JitendraResume_22022016Jitendra Rana
 
Maturing your path toward DevOps with Continuous Testing
Maturing your path toward DevOps with Continuous TestingMaturing your path toward DevOps with Continuous Testing
Maturing your path toward DevOps with Continuous TestingPerfecto Mobile
 
Bradley Lin Wan Resume
Bradley Lin Wan ResumeBradley Lin Wan Resume
Bradley Lin Wan ResumeLin Wan
 
Raviraj_Jallu_02_new.doc
Raviraj_Jallu_02_new.docRaviraj_Jallu_02_new.doc
Raviraj_Jallu_02_new.docraviraj jallu
 
Resume Digital & Analog
Resume Digital & AnalogResume Digital & Analog
Resume Digital & AnalogVenu Naik K
 
Sonal Kulkarni ECM Architect
Sonal Kulkarni ECM ArchitectSonal Kulkarni ECM Architect
Sonal Kulkarni ECM ArchitectSonal Kulkarni
 
NyphoPareno-FPGA Engineer
NyphoPareno-FPGA EngineerNyphoPareno-FPGA Engineer
NyphoPareno-FPGA EngineerNypho Pareño
 
priyasinghresume2
priyasinghresume2priyasinghresume2
priyasinghresume2priya singh
 

La actualidad más candente (18)

Resume_Anurag_Design_Verification_2+_yrs
Resume_Anurag_Design_Verification_2+_yrsResume_Anurag_Design_Verification_2+_yrs
Resume_Anurag_Design_Verification_2+_yrs
 
Sounder_CV
Sounder_CVSounder_CV
Sounder_CV
 
JitendraResume_22022016
JitendraResume_22022016JitendraResume_22022016
JitendraResume_22022016
 
Gaurav Resume
Gaurav ResumeGaurav Resume
Gaurav Resume
 
Maturing your path toward DevOps with Continuous Testing
Maturing your path toward DevOps with Continuous TestingMaturing your path toward DevOps with Continuous Testing
Maturing your path toward DevOps with Continuous Testing
 
Bradley Lin Wan Resume
Bradley Lin Wan ResumeBradley Lin Wan Resume
Bradley Lin Wan Resume
 
Fulltime_Resume
Fulltime_ResumeFulltime_Resume
Fulltime_Resume
 
Kalyani_3+wlan_resume(1)
Kalyani_3+wlan_resume(1)Kalyani_3+wlan_resume(1)
Kalyani_3+wlan_resume(1)
 
Raviraj_Jallu_02_new.doc
Raviraj_Jallu_02_new.docRaviraj_Jallu_02_new.doc
Raviraj_Jallu_02_new.doc
 
Gautam_Yadav
Gautam_YadavGautam_Yadav
Gautam_Yadav
 
Resume Digital & Analog
Resume Digital & AnalogResume Digital & Analog
Resume Digital & Analog
 
Sonal Kulkarni ECM Architect
Sonal Kulkarni ECM ArchitectSonal Kulkarni ECM Architect
Sonal Kulkarni ECM Architect
 
Power Meter Presentation
Power Meter PresentationPower Meter Presentation
Power Meter Presentation
 
Rajesh Kumar
Rajesh KumarRajesh Kumar
Rajesh Kumar
 
Resume_Akshay_Deshpande
Resume_Akshay_DeshpandeResume_Akshay_Deshpande
Resume_Akshay_Deshpande
 
NyphoPareno-FPGA Engineer
NyphoPareno-FPGA EngineerNyphoPareno-FPGA Engineer
NyphoPareno-FPGA Engineer
 
priyasinghresume2
priyasinghresume2priyasinghresume2
priyasinghresume2
 
GarimaArora_Resume
GarimaArora_ResumeGarimaArora_Resume
GarimaArora_Resume
 

Destacado

Post job with Roundjoin
Post job with RoundjoinPost job with Roundjoin
Post job with Roundjoindsafds sdafdsa
 
Final teaching demo with narration- social structure
Final teaching demo with narration- social structureFinal teaching demo with narration- social structure
Final teaching demo with narration- social structureWillette Brye
 
Intro to Business Final Project Report
Intro to Business Final Project ReportIntro to Business Final Project Report
Intro to Business Final Project ReportNatalie Yunxian
 
εμμετρο 1ο νηπ πευκων
εμμετρο 1ο νηπ πευκωνεμμετρο 1ο νηπ πευκων
εμμετρο 1ο νηπ πευκωνAnnet Dome
 
我的大学生活
我的大学生活我的大学生活
我的大学生活f83
 
Railway infrastructure construction and upgrading in india and the middle eas...
Railway infrastructure construction and upgrading in india and the middle eas...Railway infrastructure construction and upgrading in india and the middle eas...
Railway infrastructure construction and upgrading in india and the middle eas...Business Finland
 
Идеальный сайт с точки зрения поисковиков
Идеальный сайт с точки зрения поисковиковИдеальный сайт с точки зрения поисковиков
Идеальный сайт с точки зрения поисковиковMegaIndexTV
 

Destacado (17)

Post job with Roundjoin
Post job with RoundjoinPost job with Roundjoin
Post job with Roundjoin
 
ebrochure (2) (1)
ebrochure (2) (1)ebrochure (2) (1)
ebrochure (2) (1)
 
Final teaching demo with narration- social structure
Final teaching demo with narration- social structureFinal teaching demo with narration- social structure
Final teaching demo with narration- social structure
 
Softskill kelompok 3 ppt [recovered]
Softskill kelompok 3 ppt [recovered]Softskill kelompok 3 ppt [recovered]
Softskill kelompok 3 ppt [recovered]
 
Intro to Business Final Project Report
Intro to Business Final Project ReportIntro to Business Final Project Report
Intro to Business Final Project Report
 
Water
WaterWater
Water
 
ForAsi
ForAsiForAsi
ForAsi
 
εμμετρο 1ο νηπ πευκων
εμμετρο 1ο νηπ πευκωνεμμετρο 1ο νηπ πευκων
εμμετρο 1ο νηπ πευκων
 
บทที่ 5
บทที่ 5บทที่ 5
บทที่ 5
 
我的大学生活
我的大学生活我的大学生活
我的大学生活
 
Application System導入価値を取り戻す“測る化”とは
Application System導入価値を取り戻す“測る化”とはApplication System導入価値を取り戻す“測る化”とは
Application System導入価値を取り戻す“測る化”とは
 
Horòscop,
Horòscop,Horòscop,
Horòscop,
 
Banner-v1
Banner-v1Banner-v1
Banner-v1
 
Railway infrastructure construction and upgrading in india and the middle eas...
Railway infrastructure construction and upgrading in india and the middle eas...Railway infrastructure construction and upgrading in india and the middle eas...
Railway infrastructure construction and upgrading in india and the middle eas...
 
Идеальный сайт с точки зрения поисковиков
Идеальный сайт с точки зрения поисковиковИдеальный сайт с точки зрения поисковиков
Идеальный сайт с точки зрения поисковиков
 
Fotos Cuba
Fotos CubaFotos Cuba
Fotos Cuba
 
523
523523
523
 

Similar a Deviprasad_Profile

Similar a Deviprasad_Profile (20)

Sathish project mgmt_pmp_9+yrs
Sathish project mgmt_pmp_9+yrsSathish project mgmt_pmp_9+yrs
Sathish project mgmt_pmp_9+yrs
 
Ratan_cv_pdf
Ratan_cv_pdfRatan_cv_pdf
Ratan_cv_pdf
 
TapanKr
TapanKrTapanKr
TapanKr
 
Bhanu_Pottipareddy_CV
Bhanu_Pottipareddy_CVBhanu_Pottipareddy_CV
Bhanu_Pottipareddy_CV
 
RajResume
RajResumeRajResume
RajResume
 
Amardeep qa test_automation_cv
Amardeep qa test_automation_cvAmardeep qa test_automation_cv
Amardeep qa test_automation_cv
 
Amardeep qa test_automation_cv
Amardeep qa test_automation_cvAmardeep qa test_automation_cv
Amardeep qa test_automation_cv
 
Gandhi
GandhiGandhi
Gandhi
 
Arunkumar_profile
Arunkumar_profileArunkumar_profile
Arunkumar_profile
 
PrashantSoni_exp_embeddedSwDevelopment_latest
PrashantSoni_exp_embeddedSwDevelopment_latestPrashantSoni_exp_embeddedSwDevelopment_latest
PrashantSoni_exp_embeddedSwDevelopment_latest
 
Gayathri_Physical_Design_Intel
Gayathri_Physical_Design_IntelGayathri_Physical_Design_Intel
Gayathri_Physical_Design_Intel
 
Resume
ResumeResume
Resume
 
Resume_balmukund
Resume_balmukundResume_balmukund
Resume_balmukund
 
SoftwareQualityControlProfessional_12Yrs_SreekrishnaHPandit
SoftwareQualityControlProfessional_12Yrs_SreekrishnaHPanditSoftwareQualityControlProfessional_12Yrs_SreekrishnaHPandit
SoftwareQualityControlProfessional_12Yrs_SreekrishnaHPandit
 
Rohit Oza_CV_2015
Rohit Oza_CV_2015Rohit Oza_CV_2015
Rohit Oza_CV_2015
 
Venu gopal_CV
Venu gopal_CVVenu gopal_CV
Venu gopal_CV
 
VINODHSRIDHAR_ESRIVIN
VINODHSRIDHAR_ESRIVINVINODHSRIDHAR_ESRIVIN
VINODHSRIDHAR_ESRIVIN
 
Curriculum_Vitae_lavanya_doc
Curriculum_Vitae_lavanya_docCurriculum_Vitae_lavanya_doc
Curriculum_Vitae_lavanya_doc
 
Raghav_thakkar
Raghav_thakkarRaghav_thakkar
Raghav_thakkar
 
Mkkailashbio
MkkailashbioMkkailashbio
Mkkailashbio
 

Deviprasad_Profile

  • 1. DEVIPRASAD SHETTY S. Mobile No: 8762119561 Email: devipdshetty@gmail.com Career Summary & Experience:  1.6 years of Experience on PCIe IP level verification.  Working for Techvulcan as associate engineer from last 8 month(july 2014 –present).  Worked as contractor for LSI, An Avago Technologies company for 6 months(july 2014 – jan 2015) on PCIe GEN3 controller verification  Worked as a PROJECT INTERN at LSI R&D India Pvt Ltd. Bangalore from July 2013 to July 2014  Proficient in Hardware Verification Languages such as Verilog HDL and Specman E , system Verilog(learning)  Good PCI-Express Transaction and Link layers protocol knowledge  Hands on experience on PCIe protocol verification with excellent debug skills Education Details: • MSc.Tech in VLSI-DESIGN from MCIS Manipal. Affiliated to Manipal University Manipal Karnataka with aggregate marks 9.01/10(CGPA) in JULY 2014. • BE in Electronics & Communication (ECE) from EAST POINT COLLEGE ENGINEERING TECHNOLOGY, Karnataka. Affiliated to Visveswaraiah Technological University (VTU), Belgaum with aggregate marks 76.20% in June 2011.
  • 2. Project Details: Project 1: PCIe Controller(Transaction Layer) verification using specman environment Team Size: 3 Engineers Company: LSI R&D India Pvt Ltd . Bangalore Duration: JULY 2013 to JULY 2014. Operating System: Unix. Tools & Language: VCS, Specman E. Project Description: Aim of this project is to verify PCIe controller, Pcie controller consists of Transaction Layer and Data Link layer. Subsystem level consists of PIPE and SerDes, this is Black box for Verification. Denali VIP is used for this project. Responsibilities: • Completion handling feature verification. • Credit based feature verification. • L0s and L1 feature verification • AHB read and write verification attribute checking of register field • Ordering rules of PCIe verification. Project 2: PCIe Controller verification (Link Verification) using Specman environment Team Size: 3 Engineers Company: LSI R&D India Pvt Ltd . Bangalore Duration: AUG 2014 to jan 2015. Operating System: Unix. Tools & Language: VCS, Specman E. Project Description: This project is focused on Link layer verification in Specman environment as part of PCIe controller IP development. Responsibilities: • LTSSM Transition like Polling compliance Loop back feature verification. • Disable hot reset state transition verification • PPM variation verification Project 3: Asynchronous FIFO Design and Verification. Team Size: 2 Company: Academic project at MCIS Manipal Duration: August 2012 to December 2012. Operating System: Unix. Tools & Language: VCS and Verilog Project Description: Aim of this project is to design synchronous FIFO with Asynchronous Comparison this project goals to achieve synthesizable FIFO design and verifying design using normal Verilog test bench. Responsibilities: • Synthesized design using Design Compiler. • Verilog test bench written to verify design.
  • 3. Project 4: TIME BASED ADC FOR LOW VOLTAGE Team Size: 2 Engineers Company: Academic project at MCIS Manipal Duration: January 2013 to June 2013. Operating System: Unix Tools & Language: VIRTUOSO, VCS Project Description: ADC is very important component of the any communication system, Designing of the ADC should consider area and power consideration. In this project converting the voltage signal to time signal (pulse) using pulse coding modulation. This time signal is converted into the digital signal using (TDC) time to digital converter Responsibilities: • Developing schematic using VIRTUOSO tool and verifying design. • Writing small Verilog code for TDC. • Integrating digital module and analog module checking simulation for expected result. Project 5: VIRTUAL KEYBOARD Team Size: 4 Engineers Company: Academic project for East Point College of engineering and technology Duration: JAN 2011 to May 2011. Operating System: Windows. Tools & Language: ALP Project Description: Virtual keyboard is just another example of today’s computer trend of smaller and faster. And for this we have come forward this solution, in this project we are demonstrating an emerging technology in which bulky keyboard replaces by virtual keyboard. The virtual keyboard has two main component camera, printed paper. CMOS camera capture finger passes through printed paper and transmits to AVR similar processor and then after processing we get output which key pressed Technical Skills: Hardware Description Language : Verilog HDL Hardware Verification Language : Specman-E, System Verilog Protocols : PCI-Express Operating System : Windows Family, Unix EDA Tools : Synopsys-VCS, specman. Contact Details: Mobile No : +91 8762119561 Email : devipdshetty@gmail.com Place : Bangalore