SlideShare una empresa de Scribd logo
1 de 18
REDUCTION OF GROUND BOUNCE
NOISE IN HIGH PERFORMANCE
STACKING POWERGATING CIRCUITS
Presenting by
R.Bhanuprakash
M.Tech VLSI - 09
Thesis Guides
Dr. Manisha Pattanaik Dr. S.S.Rajput
INTRODUCTION
• With the recent trend toward high performance portable system-on-a
chip for communication and computing, power dissipation has
become a critical design constraint .
• supply voltage scaling is the most effective way to reduce power
dissipation however this technique increases circuit delay which
leads to decreasing threshold voltage in order to maintain
performance.
• leakage current dramatically increases due to the exponential nature
of leakage current in the sub threshold regime of the transistor.
• Based on ITRS report[1], sub threshold leakage power dissipation in
standby mode of a chip may exceed dynamic power dissipation as
the feature size reduces..
POWER GATING TECHNIQUE
 Power gating technique is well
known technique for leakage
reduction in sleep mode.
 In Sleep mode virtual ground node
charge up close to VDD.
 While turning on in active mode
sleep transistor turns on in
saturation.
 Due to this technique causes for
ground bounce noise in mode
transition.
PREVIOUS TECHNIQUES
MOTIVATION
 As new trend toward NANO scale
regime need of improved power gating
techniques to reduce the leakage current
than conventional power gating structure .
 In sleep to active Mode transition causes
ground bounce noise which enormously
switch the wrong logic.
Stacking Power Gating
Technique
Stacking power Gating
structure Works on two
Strategies
1. Reduction of leakage
current by stacking
effect.
2. Reducing ground
bounce by controlling
the intermediate node
voltage
Reduction of leakage
1. By stacking effect
In sleep mode turning both M1 and M2 sleep transistors
OFF .This raises the intermediate node voltage VGN to
positive value. Positive potential at the intermediate
node has three effects:
Gate to source voltage of M1 (Vgs1) becomes negative;
Negative body-to–source potential (Vbs1) of M1 causes
more body effect;
Drain-to-source potential (Vds1) of M1 decreases,
resulting in less drain induced barrier lowering
Reducing ground bounce
Isolating the Ground for small duration during mode
transition.
Turning ON the M2 transistor in linear region instead of
saturation region to decrease current surge.
In two ways we can control the intermediate node VGN
By inserting proper amount of delay, that is less than the
discharging time of the M1 transistor.
By proper selection of capacitor C2 we can control there by
controlling intermediate node voltage .
By using the above mentioned ground bounce noise has
been reduced.
ANALYSIS OF STACKING
POWERGATE TECHNIQUE
Fig: Equivalent circuit at t=0+ Fig: Equivalent circuit at ∆T > t > 0
Minimum Wakeup Latency Condition
The delay which we are provided is directly
proportional to the wakeup latency .
The minimum wake up condition at the time
the M1 Transistor enter enters into linear
region from saturation
Minimum Ground Bounce
Condition
In staking power gate technique we are turning On the sleep transistors twice.
So we will get Ground bounce noise twice whenM1 is turned ON and M2 is
turned ON.
The peak of the ground bounce noise is depend on the voltage
that the individual capacitors C1 and C2 discharges in that short span of
duration when M1 and M2 transistors are ON.
By making the Both C1 and C2 discharging voltages equal we will get
minimum ground bounce noise.
i.e.
VC1(0) – VC1(∆T ) =VC2(∆T)
Simulation
1. Stacking power gate
technique has been simulated
NAND gate and its leakage
power and ground bounce
noise has been measured.
2. Simulation has been done in
Tanner Spice Version 13.0
Simulator using transistor
model of 90nm Technology
(Berkeley Predictive
Technology Model).
3. Stacking power gate
technique has been
compared with the
conventional power gating
structure.
Fig : Nand gate with Stacking power gate technique
Supply
Voltage(V)
Without
Power Gating
With
conventional
Power Gating
With stacking
Power Gating
0.5 0.611nA 0.097nA 0.0311nA
0.7 1.16nA 0.145nA 0.0343nA
0.9 2.29nA 0.197nA 0.0367nA
1.2 6.86nA 0.305nA 0.0392nA
1.5 22.5nA 0.763nA 0.0404nA
Leakage current
Comparisons
Ground bounce noise
• In stacking power
gate ground bounce
noise has been
reduced by 90.39%
over conventional
power gating
structure.
• The comparison
of two techniques
has done for
different supply
voltages ranging
from (0.5-1.5)V
Leakage power
Comparison
 By using the
stacking power
gating technique,
the leakage
power has been
reduced by
81.71% over
conventional
power gating
structure.
TRADE OFF BETWEEN WAKEUP
LATENCY AND GROUND BOUNCE NOISE
Future Work
 In stacking power gating technique
ground bounce reduction has been
achieved at the cost of wakeup latency
and future works will be directed towards
minimizing it.
 In sleep mode the problem of data
being not retained has to be resolved.
References
1. “International Technology Roadmap for Semiconductors,” Semiconductor
Industry Association, 2005. [Online]. Available: http://public.itrs.net
2. Suhwan Kim, Chang Jun Choi, Deog-Kyoon Jeong,Stephen V. Kosonocky, and
Sung Bae Park” Reducing Ground-Bounce Noise and Stabilizing the Data-
Retention Voltage of Power-Gating Structures” IEEE TRANSACTIONS ON
ELECTRON DEVICES, VOL. 55, NO. 1, JANUARY 2008
3. Suhwan Kim; Kosonocky, S.V.; Knebel, D.R.; Stawiasz, K., "Experimental
measurement of a novel power gating structure with intermediate power saving
mode," Low Power Electronics and Design, 2004. ISLPED '04. Proceedings of
the 2004 International Symposium on, vol., no.pp. 20- 25, 9-11 Aug. 2004
4 Y. Chang, S. K. Gupta, and M. A. Breuer, “Analysis of ground bounce in deep
sub- micron circuits,” in Proceedings of 15th IEEE VLSI Test Symposium, pp.
110-116, 1997
5. Suhwan Kim; et. el. "Minimizing inductive noise in system-on-a chip with multiple
power gating structures," Solid-State Circuits Conference, 2003. ESSCIRC '03.
Proceedings of the 29th European, vol., no.pp. 635- 638, 16-18 Sept. 2003

Más contenido relacionado

Similar a final thesis pptReductions of leakage and ground bounce noise in.ppt

Power electronics Chp#4
Power electronics Chp#4Power electronics Chp#4
Power electronics Chp#4
hz3012
 
NOVEL SLEEP TRANSISTOR TECHNIQUES FOR LOW LEAKAGE POWER PERIPHERAL CIRCUITS
NOVEL SLEEP TRANSISTOR TECHNIQUES FOR LOW LEAKAGE POWER PERIPHERAL CIRCUITSNOVEL SLEEP TRANSISTOR TECHNIQUES FOR LOW LEAKAGE POWER PERIPHERAL CIRCUITS
NOVEL SLEEP TRANSISTOR TECHNIQUES FOR LOW LEAKAGE POWER PERIPHERAL CIRCUITS
VLSICS Design
 
NOVEL SLEEP TRANSISTOR TECHNIQUES FOR LOW LEAKAGE POWER PERIPHERAL CIRCUITS
NOVEL SLEEP TRANSISTOR TECHNIQUES FOR LOW LEAKAGE POWER PERIPHERAL CIRCUITSNOVEL SLEEP TRANSISTOR TECHNIQUES FOR LOW LEAKAGE POWER PERIPHERAL CIRCUITS
NOVEL SLEEP TRANSISTOR TECHNIQUES FOR LOW LEAKAGE POWER PERIPHERAL CIRCUITS
VLSICS Design
 

Similar a final thesis pptReductions of leakage and ground bounce noise in.ppt (20)

A Passive Lossless Soft-Switching Snubber for Telecom Power Supplies
A Passive Lossless Soft-Switching Snubber for Telecom Power SuppliesA Passive Lossless Soft-Switching Snubber for Telecom Power Supplies
A Passive Lossless Soft-Switching Snubber for Telecom Power Supplies
 
Low Power Design Techniques for ASIC / SOC Design
Low Power Design Techniques for ASIC / SOC DesignLow Power Design Techniques for ASIC / SOC Design
Low Power Design Techniques for ASIC / SOC Design
 
Review of Step down Converter with Efficient ZVS Operation
Review of Step down Converter with Efficient ZVS OperationReview of Step down Converter with Efficient ZVS Operation
Review of Step down Converter with Efficient ZVS Operation
 
Ds32738741
Ds32738741Ds32738741
Ds32738741
 
Project
ProjectProject
Project
 
Power consumption
Power consumptionPower consumption
Power consumption
 
F0333237
F0333237F0333237
F0333237
 
Design of 64 bit SRAM using Lector Technique for Low Leakage Power with Read ...
Design of 64 bit SRAM using Lector Technique for Low Leakage Power with Read ...Design of 64 bit SRAM using Lector Technique for Low Leakage Power with Read ...
Design of 64 bit SRAM using Lector Technique for Low Leakage Power with Read ...
 
IRJET- Comparison of Power Dissipation in Inverter using SVL Techniques
IRJET- Comparison of Power Dissipation in Inverter using SVL TechniquesIRJET- Comparison of Power Dissipation in Inverter using SVL Techniques
IRJET- Comparison of Power Dissipation in Inverter using SVL Techniques
 
Power Gating Based Ground Bounce Noise Reduction
Power Gating Based Ground Bounce Noise ReductionPower Gating Based Ground Bounce Noise Reduction
Power Gating Based Ground Bounce Noise Reduction
 
Devices part 1
Devices part 1Devices part 1
Devices part 1
 
2 u 650w single power supply
2 u 650w single power supply2 u 650w single power supply
2 u 650w single power supply
 
Design And Analysis Of Low Power High Performance Single Bit Full Adder
Design And Analysis Of Low Power High Performance Single Bit Full AdderDesign And Analysis Of Low Power High Performance Single Bit Full Adder
Design And Analysis Of Low Power High Performance Single Bit Full Adder
 
Original High Voltage Isolation IC ACS710T KLA-12CB 710T SOP-16 New
Original High Voltage Isolation IC ACS710T KLA-12CB 710T SOP-16 NewOriginal High Voltage Isolation IC ACS710T KLA-12CB 710T SOP-16 New
Original High Voltage Isolation IC ACS710T KLA-12CB 710T SOP-16 New
 
54
5454
54
 
Power electronics Chp#4
Power electronics Chp#4Power electronics Chp#4
Power electronics Chp#4
 
38
3838
38
 
POWER CONSUMPTION AT CIRCUIT OR LOGIC LEVEL IN CIRCUIT
POWER CONSUMPTION AT CIRCUIT OR LOGIC LEVEL IN CIRCUITPOWER CONSUMPTION AT CIRCUIT OR LOGIC LEVEL IN CIRCUIT
POWER CONSUMPTION AT CIRCUIT OR LOGIC LEVEL IN CIRCUIT
 
NOVEL SLEEP TRANSISTOR TECHNIQUES FOR LOW LEAKAGE POWER PERIPHERAL CIRCUITS
NOVEL SLEEP TRANSISTOR TECHNIQUES FOR LOW LEAKAGE POWER PERIPHERAL CIRCUITSNOVEL SLEEP TRANSISTOR TECHNIQUES FOR LOW LEAKAGE POWER PERIPHERAL CIRCUITS
NOVEL SLEEP TRANSISTOR TECHNIQUES FOR LOW LEAKAGE POWER PERIPHERAL CIRCUITS
 
NOVEL SLEEP TRANSISTOR TECHNIQUES FOR LOW LEAKAGE POWER PERIPHERAL CIRCUITS
NOVEL SLEEP TRANSISTOR TECHNIQUES FOR LOW LEAKAGE POWER PERIPHERAL CIRCUITSNOVEL SLEEP TRANSISTOR TECHNIQUES FOR LOW LEAKAGE POWER PERIPHERAL CIRCUITS
NOVEL SLEEP TRANSISTOR TECHNIQUES FOR LOW LEAKAGE POWER PERIPHERAL CIRCUITS
 

Más de DrVikasMahor

UNIT 5 microcontroller 8051 OVERVIEW.pdf
UNIT 5 microcontroller 8051 OVERVIEW.pdfUNIT 5 microcontroller 8051 OVERVIEW.pdf
UNIT 5 microcontroller 8051 OVERVIEW.pdf
DrVikasMahor
 
embeddedsystemspresentation-140524063909-phpapp01-converted.pptx
embeddedsystemspresentation-140524063909-phpapp01-converted.pptxembeddedsystemspresentation-140524063909-phpapp01-converted.pptx
embeddedsystemspresentation-140524063909-phpapp01-converted.pptx
DrVikasMahor
 
POWER AMPLIFIER- introduction to power amplifier.pptx
POWER AMPLIFIER- introduction to power amplifier.pptxPOWER AMPLIFIER- introduction to power amplifier.pptx
POWER AMPLIFIER- introduction to power amplifier.pptx
DrVikasMahor
 
Unit IV 8086 complete ppt, architecture and instruction set.pptx
Unit IV 8086 complete ppt, architecture and instruction set.pptxUnit IV 8086 complete ppt, architecture and instruction set.pptx
Unit IV 8086 complete ppt, architecture and instruction set.pptx
DrVikasMahor
 
8259 programmable PPI interfacing with 8085 .ppt
8259 programmable PPI interfacing with 8085 .ppt8259 programmable PPI interfacing with 8085 .ppt
8259 programmable PPI interfacing with 8085 .ppt
DrVikasMahor
 
8086 all instructions combined presentation.pptx
8086 all instructions combined presentation.pptx8086 all instructions combined presentation.pptx
8086 all instructions combined presentation.pptx
DrVikasMahor
 
presentation for NEC course to defend for NEP 2020
presentation for NEC course to defend for NEP 2020presentation for NEC course to defend for NEP 2020
presentation for NEC course to defend for NEP 2020
DrVikasMahor
 
8087 COPROCESSOR connection with 8086 and other processors
8087 COPROCESSOR connection with 8086 and other processors8087 COPROCESSOR connection with 8086 and other processors
8087 COPROCESSOR connection with 8086 and other processors
DrVikasMahor
 
analog to digital converter and dac final
analog to digital converter and dac finalanalog to digital converter and dac final
analog to digital converter and dac final
DrVikasMahor
 

Más de DrVikasMahor (15)

Automation for KUKA youBot ROS Project.pptx
Automation for KUKA youBot ROS Project.pptxAutomation for KUKA youBot ROS Project.pptx
Automation for KUKA youBot ROS Project.pptx
 
UNIT 5 microcontroller 8051 OVERVIEW.pdf
UNIT 5 microcontroller 8051 OVERVIEW.pdfUNIT 5 microcontroller 8051 OVERVIEW.pdf
UNIT 5 microcontroller 8051 OVERVIEW.pdf
 
embeddedsystemspresentation-140524063909-phpapp01-converted.pptx
embeddedsystemspresentation-140524063909-phpapp01-converted.pptxembeddedsystemspresentation-140524063909-phpapp01-converted.pptx
embeddedsystemspresentation-140524063909-phpapp01-converted.pptx
 
architecture of 8086 new Lecture 4new.pptx
architecture of 8086 new Lecture 4new.pptxarchitecture of 8086 new Lecture 4new.pptx
architecture of 8086 new Lecture 4new.pptx
 
POWER AMPLIFIER- introduction to power amplifier.pptx
POWER AMPLIFIER- introduction to power amplifier.pptxPOWER AMPLIFIER- introduction to power amplifier.pptx
POWER AMPLIFIER- introduction to power amplifier.pptx
 
Unit IV 8086 complete ppt, architecture and instruction set.pptx
Unit IV 8086 complete ppt, architecture and instruction set.pptxUnit IV 8086 complete ppt, architecture and instruction set.pptx
Unit IV 8086 complete ppt, architecture and instruction set.pptx
 
8259 programmable PPI interfacing with 8085 .ppt
8259 programmable PPI interfacing with 8085 .ppt8259 programmable PPI interfacing with 8085 .ppt
8259 programmable PPI interfacing with 8085 .ppt
 
8086 all instructions combined presentation.pptx
8086 all instructions combined presentation.pptx8086 all instructions combined presentation.pptx
8086 all instructions combined presentation.pptx
 
presentation for NEC course to defend for NEP 2020
presentation for NEC course to defend for NEP 2020presentation for NEC course to defend for NEP 2020
presentation for NEC course to defend for NEP 2020
 
introduction to Architecture of 8086 and it's application
introduction to Architecture of 8086 and it's applicationintroduction to Architecture of 8086 and it's application
introduction to Architecture of 8086 and it's application
 
8087 COPROCESSOR connection with 8086 and other processors
8087 COPROCESSOR connection with 8086 and other processors8087 COPROCESSOR connection with 8086 and other processors
8087 COPROCESSOR connection with 8086 and other processors
 
analog to digital converter and dac final
analog to digital converter and dac finalanalog to digital converter and dac final
analog to digital converter and dac final
 
unit 2 lect 6 AND 7 8254.pptx
unit 2 lect 6 AND 7 8254.pptxunit 2 lect 6 AND 7 8254.pptx
unit 2 lect 6 AND 7 8254.pptx
 
department ppt for students.pptx
department ppt for students.pptxdepartment ppt for students.pptx
department ppt for students.pptx
 
LTspice.ppt
LTspice.pptLTspice.ppt
LTspice.ppt
 

Último

21P35A0312 Internship eccccccReport.docx
21P35A0312 Internship eccccccReport.docx21P35A0312 Internship eccccccReport.docx
21P35A0312 Internship eccccccReport.docx
rahulmanepalli02
 

Último (20)

Dynamo Scripts for Task IDs and Space Naming.pptx
Dynamo Scripts for Task IDs and Space Naming.pptxDynamo Scripts for Task IDs and Space Naming.pptx
Dynamo Scripts for Task IDs and Space Naming.pptx
 
Raashid final report on Embedded Systems
Raashid final report on Embedded SystemsRaashid final report on Embedded Systems
Raashid final report on Embedded Systems
 
Ground Improvement Technique: Earth Reinforcement
Ground Improvement Technique: Earth ReinforcementGround Improvement Technique: Earth Reinforcement
Ground Improvement Technique: Earth Reinforcement
 
Danikor Product Catalog- Screw Feeder.pdf
Danikor Product Catalog- Screw Feeder.pdfDanikor Product Catalog- Screw Feeder.pdf
Danikor Product Catalog- Screw Feeder.pdf
 
Call for Papers - Journal of Electrical Systems (JES), E-ISSN: 1112-5209, ind...
Call for Papers - Journal of Electrical Systems (JES), E-ISSN: 1112-5209, ind...Call for Papers - Journal of Electrical Systems (JES), E-ISSN: 1112-5209, ind...
Call for Papers - Journal of Electrical Systems (JES), E-ISSN: 1112-5209, ind...
 
Theory of Time 2024 (Universal Theory for Everything)
Theory of Time 2024 (Universal Theory for Everything)Theory of Time 2024 (Universal Theory for Everything)
Theory of Time 2024 (Universal Theory for Everything)
 
Involute of a circle,Square, pentagon,HexagonInvolute_Engineering Drawing.pdf
Involute of a circle,Square, pentagon,HexagonInvolute_Engineering Drawing.pdfInvolute of a circle,Square, pentagon,HexagonInvolute_Engineering Drawing.pdf
Involute of a circle,Square, pentagon,HexagonInvolute_Engineering Drawing.pdf
 
21P35A0312 Internship eccccccReport.docx
21P35A0312 Internship eccccccReport.docx21P35A0312 Internship eccccccReport.docx
21P35A0312 Internship eccccccReport.docx
 
Fundamentals of Structure in C Programming
Fundamentals of Structure in C ProgrammingFundamentals of Structure in C Programming
Fundamentals of Structure in C Programming
 
analog-vs-digital-communication (concept of analog and digital).pptx
analog-vs-digital-communication (concept of analog and digital).pptxanalog-vs-digital-communication (concept of analog and digital).pptx
analog-vs-digital-communication (concept of analog and digital).pptx
 
What is Coordinate Measuring Machine? CMM Types, Features, Functions
What is Coordinate Measuring Machine? CMM Types, Features, FunctionsWhat is Coordinate Measuring Machine? CMM Types, Features, Functions
What is Coordinate Measuring Machine? CMM Types, Features, Functions
 
Max. shear stress theory-Maximum Shear Stress Theory ​ Maximum Distortional ...
Max. shear stress theory-Maximum Shear Stress Theory ​  Maximum Distortional ...Max. shear stress theory-Maximum Shear Stress Theory ​  Maximum Distortional ...
Max. shear stress theory-Maximum Shear Stress Theory ​ Maximum Distortional ...
 
HOA1&2 - Module 3 - PREHISTORCI ARCHITECTURE OF KERALA.pptx
HOA1&2 - Module 3 - PREHISTORCI ARCHITECTURE OF KERALA.pptxHOA1&2 - Module 3 - PREHISTORCI ARCHITECTURE OF KERALA.pptx
HOA1&2 - Module 3 - PREHISTORCI ARCHITECTURE OF KERALA.pptx
 
Computer Graphics - Windowing and Clipping
Computer Graphics - Windowing and ClippingComputer Graphics - Windowing and Clipping
Computer Graphics - Windowing and Clipping
 
Worksharing and 3D Modeling with Revit.pptx
Worksharing and 3D Modeling with Revit.pptxWorksharing and 3D Modeling with Revit.pptx
Worksharing and 3D Modeling with Revit.pptx
 
Circuit Breakers for Engineering Students
Circuit Breakers for Engineering StudentsCircuit Breakers for Engineering Students
Circuit Breakers for Engineering Students
 
S1S2 B.Arch MGU - HOA1&2 Module 3 -Temple Architecture of Kerala.pptx
S1S2 B.Arch MGU - HOA1&2 Module 3 -Temple Architecture of Kerala.pptxS1S2 B.Arch MGU - HOA1&2 Module 3 -Temple Architecture of Kerala.pptx
S1S2 B.Arch MGU - HOA1&2 Module 3 -Temple Architecture of Kerala.pptx
 
Independent Solar-Powered Electric Vehicle Charging Station
Independent Solar-Powered Electric Vehicle Charging StationIndependent Solar-Powered Electric Vehicle Charging Station
Independent Solar-Powered Electric Vehicle Charging Station
 
Adsorption (mass transfer operations 2) ppt
Adsorption (mass transfer operations 2) pptAdsorption (mass transfer operations 2) ppt
Adsorption (mass transfer operations 2) ppt
 
History of Indian Railways - the story of Growth & Modernization
History of Indian Railways - the story of Growth & ModernizationHistory of Indian Railways - the story of Growth & Modernization
History of Indian Railways - the story of Growth & Modernization
 

final thesis pptReductions of leakage and ground bounce noise in.ppt

  • 1. REDUCTION OF GROUND BOUNCE NOISE IN HIGH PERFORMANCE STACKING POWERGATING CIRCUITS Presenting by R.Bhanuprakash M.Tech VLSI - 09 Thesis Guides Dr. Manisha Pattanaik Dr. S.S.Rajput
  • 2. INTRODUCTION • With the recent trend toward high performance portable system-on-a chip for communication and computing, power dissipation has become a critical design constraint . • supply voltage scaling is the most effective way to reduce power dissipation however this technique increases circuit delay which leads to decreasing threshold voltage in order to maintain performance. • leakage current dramatically increases due to the exponential nature of leakage current in the sub threshold regime of the transistor. • Based on ITRS report[1], sub threshold leakage power dissipation in standby mode of a chip may exceed dynamic power dissipation as the feature size reduces..
  • 3. POWER GATING TECHNIQUE  Power gating technique is well known technique for leakage reduction in sleep mode.  In Sleep mode virtual ground node charge up close to VDD.  While turning on in active mode sleep transistor turns on in saturation.  Due to this technique causes for ground bounce noise in mode transition.
  • 5. MOTIVATION  As new trend toward NANO scale regime need of improved power gating techniques to reduce the leakage current than conventional power gating structure .  In sleep to active Mode transition causes ground bounce noise which enormously switch the wrong logic.
  • 6. Stacking Power Gating Technique Stacking power Gating structure Works on two Strategies 1. Reduction of leakage current by stacking effect. 2. Reducing ground bounce by controlling the intermediate node voltage
  • 7. Reduction of leakage 1. By stacking effect In sleep mode turning both M1 and M2 sleep transistors OFF .This raises the intermediate node voltage VGN to positive value. Positive potential at the intermediate node has three effects: Gate to source voltage of M1 (Vgs1) becomes negative; Negative body-to–source potential (Vbs1) of M1 causes more body effect; Drain-to-source potential (Vds1) of M1 decreases, resulting in less drain induced barrier lowering
  • 8. Reducing ground bounce Isolating the Ground for small duration during mode transition. Turning ON the M2 transistor in linear region instead of saturation region to decrease current surge. In two ways we can control the intermediate node VGN By inserting proper amount of delay, that is less than the discharging time of the M1 transistor. By proper selection of capacitor C2 we can control there by controlling intermediate node voltage . By using the above mentioned ground bounce noise has been reduced.
  • 9. ANALYSIS OF STACKING POWERGATE TECHNIQUE Fig: Equivalent circuit at t=0+ Fig: Equivalent circuit at ∆T > t > 0
  • 10. Minimum Wakeup Latency Condition The delay which we are provided is directly proportional to the wakeup latency . The minimum wake up condition at the time the M1 Transistor enter enters into linear region from saturation
  • 11. Minimum Ground Bounce Condition In staking power gate technique we are turning On the sleep transistors twice. So we will get Ground bounce noise twice whenM1 is turned ON and M2 is turned ON. The peak of the ground bounce noise is depend on the voltage that the individual capacitors C1 and C2 discharges in that short span of duration when M1 and M2 transistors are ON. By making the Both C1 and C2 discharging voltages equal we will get minimum ground bounce noise. i.e. VC1(0) – VC1(∆T ) =VC2(∆T)
  • 12. Simulation 1. Stacking power gate technique has been simulated NAND gate and its leakage power and ground bounce noise has been measured. 2. Simulation has been done in Tanner Spice Version 13.0 Simulator using transistor model of 90nm Technology (Berkeley Predictive Technology Model). 3. Stacking power gate technique has been compared with the conventional power gating structure. Fig : Nand gate with Stacking power gate technique
  • 13. Supply Voltage(V) Without Power Gating With conventional Power Gating With stacking Power Gating 0.5 0.611nA 0.097nA 0.0311nA 0.7 1.16nA 0.145nA 0.0343nA 0.9 2.29nA 0.197nA 0.0367nA 1.2 6.86nA 0.305nA 0.0392nA 1.5 22.5nA 0.763nA 0.0404nA Leakage current Comparisons
  • 14. Ground bounce noise • In stacking power gate ground bounce noise has been reduced by 90.39% over conventional power gating structure. • The comparison of two techniques has done for different supply voltages ranging from (0.5-1.5)V
  • 15. Leakage power Comparison  By using the stacking power gating technique, the leakage power has been reduced by 81.71% over conventional power gating structure.
  • 16. TRADE OFF BETWEEN WAKEUP LATENCY AND GROUND BOUNCE NOISE
  • 17. Future Work  In stacking power gating technique ground bounce reduction has been achieved at the cost of wakeup latency and future works will be directed towards minimizing it.  In sleep mode the problem of data being not retained has to be resolved.
  • 18. References 1. “International Technology Roadmap for Semiconductors,” Semiconductor Industry Association, 2005. [Online]. Available: http://public.itrs.net 2. Suhwan Kim, Chang Jun Choi, Deog-Kyoon Jeong,Stephen V. Kosonocky, and Sung Bae Park” Reducing Ground-Bounce Noise and Stabilizing the Data- Retention Voltage of Power-Gating Structures” IEEE TRANSACTIONS ON ELECTRON DEVICES, VOL. 55, NO. 1, JANUARY 2008 3. Suhwan Kim; Kosonocky, S.V.; Knebel, D.R.; Stawiasz, K., "Experimental measurement of a novel power gating structure with intermediate power saving mode," Low Power Electronics and Design, 2004. ISLPED '04. Proceedings of the 2004 International Symposium on, vol., no.pp. 20- 25, 9-11 Aug. 2004 4 Y. Chang, S. K. Gupta, and M. A. Breuer, “Analysis of ground bounce in deep sub- micron circuits,” in Proceedings of 15th IEEE VLSI Test Symposium, pp. 110-116, 1997 5. Suhwan Kim; et. el. "Minimizing inductive noise in system-on-a chip with multiple power gating structures," Solid-State Circuits Conference, 2003. ESSCIRC '03. Proceedings of the 29th European, vol., no.pp. 635- 638, 16-18 Sept. 2003